会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Method and apparatus for entering a low-power mode and controlling an
external bus of a data processing system during low-power mode
    • 用于在低功率模式下进入低功率模式和控制数据处理系统的外部总线的方法和装置
    • US5471625A
    • 1995-11-28
    • US125851
    • 1993-09-27
    • Gary A. MussemannJoseph C. CircelloJames G. Gay
    • Gary A. MussemannJoseph C. CircelloJames G. Gay
    • G06F1/32G06F13/00
    • G06F1/3203
    • A method and apparatus for placing a data processor (12) into a low-power mode of operation using a system (10). The system (10) has a processor (12). The processor (12) has access to a bus (18). The bus (18) is coupled to a bus controller (14). The processor (12) sends a broadcast cycle out through the bus (18) when the processor (12) desires to enter a low-power mode of operation. The bus controller (14) determines that the broadcast cycle has been sent on the bus (18). The bus controller (14) waits a predetermined amount of time to process the low-power request and grants permission to the processor (12) to enter the low-power mode via the communication of a transmission termination signal. The processor (12) conditionally drives either logic ones or a tri-state value onto the bus (18) depending upon whether or not the processor (12) has been granted ownership of the bus (18).
    • 一种用于使用系统(10)将数据处理器(12)置于低功率操作模式的方法和装置。 系统(10)具有处理器(12)。 处理器(12)可访问总线(18)。 总线(18)耦合到总线控制器(14)。 当处理器(12)希望进入低功率操作模式时,处理器(12)通过总线(18)发送广播周期。 总线控制器(14)确定广播周期已经在总线(18)上发送。 总线控制器(14)等待预定量的时间来处理低功率请求,并通过传输终止信号的通信向处理器(12)授予许可以进入低功率模式。 处理器(12)根据处理器(12)是否被授予总线(18)的所有权,有条件地将逻辑1或三态值驱动到总线(18)上。
    • 6. 发明授权
    • Circuit for controlling data communication with synchronous storage circuitry and method of operation
    • 用于控制与同步存储电路的数据通信的电路和操作方法
    • US07859299B1
    • 2010-12-28
    • US12500975
    • 2009-07-10
    • James G. GayCarlos A. Greaves
    • James G. GayCarlos A. Greaves
    • H03K17/16G11C7/10
    • G11C7/1078G11C7/10G11C7/1051G11C7/1066G11C7/1093
    • A method and circuit includes providing at least one conductor for receiving an input signal. A termination circuit and a clamp circuit are coupled to the at least one conductor. The termination circuit is enabled while the clamp circuit remains enabled. The clamp circuit is disabled. After disabling the clamp circuit, while the termination circuit remains enabled, both a first differential comparator and a second differential comparator are enabled. The first differential comparator receives a first differential input signal at a first input and a second differential input signal at a second input. The second differential comparator detects when a difference between the first differential input signal and the second differential input signal is greater than a predetermined value and enables transfer of an output of the first differential comparator to a memory controller.
    • 方法和电路包括提供用于接收输入信号的至少一个导体。 终端电路和钳位电路耦合到至少一个导体。 当钳位电路保持使能时,使能端接电路。 钳位电路被禁止。 禁用钳位电路后,当终端电路保持使能时,第一个差分比较器和第二个差分比较器都使能。 第一差分比较器在第一输入端接收第一差分输入信号,在第二输入端接收第二差分输入信号。 第二差分比较器检测第一差分输入信号和第二差分输入信号之间的差是否大于预定值,并且能够将第一差分比较器的输出传送到存储器控制器。
    • 9. 发明授权
    • Lock warning mechanism for a cache
    • 锁定缓存的警告机制
    • US5029072A
    • 1991-07-02
    • US144638
    • 1988-01-11
    • William C. MoyerRalph McGarityJames G. GayJesse R. Wilson
    • William C. MoyerRalph McGarityJames G. GayJesse R. Wilson
    • G06F12/10G06F12/12
    • G06F12/1027G06F12/126
    • In a data processing system, a paged memory management unit (PMMU) translates logical addresses provided by a processor to physical addresses in a memory using translators constructed using translation tables in the memory. The PMMU maintains a set of recently used translators in a translator cache. In response to a particular lock value contained in the translation tables in association with the translation descriptor for a particular page, the PMMU sets a lock indicator in the translator cache associated with the corresponding translator, to preclude replacement of this translator in the translator cache. A lock warning mechanism provides a lock warning signal whenever all but a predetermined number of the translators in the cache are locked. In response, the PMMU can warn the processor that the translator cache is in danger of becoming full of locked translators. Preferably, the PMMU is also inhibited from locking the last translator in the cache.
    • 在数据处理系统中,分页存储器管理单元(PMMU)使用由存储器中的翻译表构造的翻译器将处理器提供的逻辑地址转换为存储器中的物理地址。 PMMU在翻译缓存中维护一组最近使用的翻译器。 响应于与特定页面的翻译描述符相关联的转换表中包含的特定锁定值,PMMU在与对应的翻译器相关联的翻译器缓存中设置锁定指示符,以排除在翻译器高速缓存中替换该翻译器。 只要高速缓存中的预定数量的转换器都被锁定,锁定警告机制就会提供锁定警告信号。 作为响应,PMMU可以警告处理器翻译器缓存有变得充满锁定的翻译器的危险。 优选地,PMMU也被禁止锁定高速缓存中的最后一个转换器。
    • 10. 发明申请
    • CIRCUIT FOR CONTROLLING DATA COMMUNICATION WITH SYNCHRONOUS STORAGE CIRCUITRY AND METHOD OF OPERATION
    • 用于同步存储电路控制数据通信的电路和操作方法
    • US20110006804A1
    • 2011-01-13
    • US12500975
    • 2009-07-10
    • James G. GayCarlos A. Greaves
    • James G. GayCarlos A. Greaves
    • H03K17/16
    • G11C7/1078G11C7/10G11C7/1051G11C7/1066G11C7/1093
    • A method and circuit includes providing at least one conductor for receiving an input signal. A termination circuit and a clamp circuit are coupled to the at least one conductor. The termination circuit is enabled while the clamp circuit remains enabled. The clamp circuit is disabled. After disabling the clamp circuit, while the termination circuit remains enabled, both a first differential comparator and a second differential comparator are enabled. The first differential comparator receives a first differential input signal at a first input and a second differential input signal at a second input. The second differential comparator detects when a difference between the first differential input signal and the second differential input signal is greater than a predetermined value and enables transfer of an output of the first differential comparator to a memory controller.
    • 方法和电路包括提供用于接收输入信号的至少一个导体。 终端电路和钳位电路耦合到至少一个导体。 当钳位电路保持使能时,使能端接电路。 钳位电路被禁止。 禁用钳位电路后,当终端电路保持使能时,第一个差分比较器和第二个差分比较器都使能。 第一差分比较器在第一输入端接收第一差分输入信号,在第二输入端接收第二差分输入信号。 第二差分比较器检测第一差分输入信号和第二差分输入信号之间的差是否大于预定值,并且能够将第一差分比较器的输出传送到存储器控制器。