会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • Integrated Circuit Having Gates and Active Regions Forming a Regular Grating
    • 具有栅格和有源区域的集成电路形成常规光栅
    • US20080210981A1
    • 2008-09-04
    • US12120878
    • 2008-05-15
    • Leland ChangHon-Sum Philip Wong
    • Leland ChangHon-Sum Philip Wong
    • H01L29/80
    • H01L27/1104H01L27/11
    • A semiconductor device includes a plurality of repeatable circuit cells connectable to one or more conductors providing at least electrical connection to the circuit cells and/or electrical connection between one or more circuit elements in the cells. Each of the circuit cells are configured having gates and active regions forming a grating, wherein, for a given active layer in the device, a width of each active region is substantially the same relative to one another, a spacing between any two adjacent active regions is substantially the same, a width of each gate is substantially the same relative to one another, and a spacing between any two adjacent gates is substantially the same.
    • 半导体器件包括可连接到一个或多个导体的多个可重复的电路单元,至少提供与电路单元的电连接和/或单元中的一个或多个电路元件之间的电连接。 每个电路单元被配置成具有栅极和形成光栅的有源区,其中,对于器件中的给定有源层,每个有源区的宽度相对于彼此基本相同,任何两个相邻的有源区之间的间隔 基本上相同,每个栅极的宽度相对于彼此基本相同,并且任何两个相邻栅极之间的间隔基本相同。
    • 2. 发明授权
    • Integrated circuit having gates and active regions forming a regular grating
    • 集成电路具有形成规则光栅的栅极和有源区
    • US07402848B2
    • 2008-07-22
    • US11761741
    • 2007-06-12
    • Leland ChangHon-Sum Philip Wong
    • Leland ChangHon-Sum Philip Wong
    • H01L29/80
    • H01L27/1104H01L27/11
    • A semiconductor device includes a plurality of repeatable circuit cells connectable to one or more conductors providing at least electrical connection to the circuit cells and/or electrical connection between one or more circuit elements in the cells. Each of the circuit cells are configured having gates and active regions forming a grating, wherein, for a given active layer in the device, a width of each active region is substantially the same relative to one another, a spacing between any two adjacent active regions is substantially the same, a width of each gate is substantially the same relative to one another, and a spacing between any two adjacent gates is substantially the same.
    • 半导体器件包括可连接到一个或多个导体的多个可重复的电路单元,至少提供与电路单元的电连接和/或单元中的一个或多个电路元件之间的电连接。 每个电路单元被配置成具有栅极和形成光栅的有源区,其中,对于器件中的给定有源层,每个有源区的宽度相对于彼此基本相同,任何两个相邻的有源区之间的间隔 基本上相同,每个栅极的宽度相对于彼此基本相同,并且任何两个相邻栅极之间的间隔基本相同。
    • 4. 发明授权
    • Integrated circuit having gates and active regions forming a regular grating
    • 集成电路具有形成规则光栅的栅极和有源区
    • US07791110B2
    • 2010-09-07
    • US12120878
    • 2008-05-15
    • Leland ChangHon-Sum Philip Wong
    • Leland ChangHon-Sum Philip Wong
    • H01L29/80
    • H01L27/1104H01L27/11
    • A semiconductor device includes a plurality of repeatable circuit cells connectable to one or more conductors providing at least electrical connection to the circuit cells and/or electrical connection between one or more circuit elements in the cells. Each of the circuit cells are configured having gates and active regions forming a grating, wherein, for a given active layer in the device, a width of each active region is substantially the same relative to one another, a spacing between any two adjacent active regions is substantially the same, a width of each gate is substantially the same relative to one another, and a spacing between any two adjacent gates is substantially the same.
    • 半导体器件包括可连接到一个或多个导体的多个可重复的电路单元,至少提供与电路单元的电连接和/或单元中的一个或多个电路元件之间的电连接。 每个电路单元被配置成具有栅极和形成光栅的有源区,其中,对于器件中的给定有源层,每个有源区的宽度相对于彼此基本相同,任何两个相邻的有源区之间的间隔 基本上相同,每个栅极的宽度相对于彼此基本相同,并且任何两个相邻栅极之间的间隔基本相同。
    • 5. 发明授权
    • Slab inductor device providing efficient on-chip supply voltage conversion and regulation
    • 板式电感器件提供有效的片上电源电压转换和调节
    • US09118242B2
    • 2015-08-25
    • US13595016
    • 2012-08-27
    • Leland ChangDavid GorenNaigang Wang
    • Leland ChangDavid GorenNaigang Wang
    • G06F1/26H02M3/155H02M3/156
    • H02M3/158G06F1/26H02M3/155H02M3/156
    • A method is disclosed to operate a voltage conversion circuit such as a buck regulator circuit that has a plurality of switches coupled to a voltage source; a slab inductor having a length, a width and a thickness, where the slab inductor is coupled between the plurality of switches and a load and carries a load current during operation of the plurality of switches; and a means to reduce or cancel the detrimental effect of other wires on same chip, such as a power grid, potentially conducting return current and thereby degrading the functionality of this slab inductor. In one embodiment the wires can be moved further away from the slab inductor and in another embodiment magnetic materials can be used to shield the slab inductor from at least one such interfering conductor.
    • 公开了一种用于操作诸如降压调节器电路的电压转换电路的方法,该电压转换电路具有耦合到电压源的多个开关; 具有长度,宽度和厚度的平板电感器,其中所述平板电感器耦合在所述多个开关之间,并且在所述多个开关的操作期间负载并承载负载电流; 以及减少或消除其他电线对同一芯片(例如电力网)的有害影响的手段,可能导致返回电流,从而降低该板式电感器的功能。 在一个实施例中,电线可以进一步远离板式电感器,并且在另一个实施例中,磁性材料可用于屏蔽平板电感器与至少一个这样的干扰导体。
    • 10. 发明授权
    • 8-transistor SRAM cell design with outer pass-gate diodes
    • 具有外部通过栅极二极管的8晶体管SRAM单元设计
    • US08526228B2
    • 2013-09-03
    • US13345636
    • 2012-01-06
    • Leland ChangIsaac LauerChung-Hsun LinJeffrey W. Sleight
    • Leland ChangIsaac LauerChung-Hsun LinJeffrey W. Sleight
    • G11C11/36G11C16/24
    • G11C16/24G11C11/412H01L27/0207H01L27/1104H01L27/1116
    • An 8-transistor SRAM cell which includes two pull-up transistors and two pull-down transistors in cross-coupled inverter configuration for storing a single data bit; first and second pass-gate transistors having a gate terminal coupled to a write word line and a source or drain of each of the pass-gate transistors coupled to a write bit line through a series outer diode between the pass-gate and the write bit line oriented to block charge transfer from the write bit line into the cell; and first and second read transistors coupled to the two pull-up and two pull-down transistors, one of the read transistors having a gate terminal coupled to a read word line and a source or a drain coupled to a read bit line. The 8-transistor SRAM cell is adapted to prevent the value of the bit stored in the cell from changing state.
    • 一个8晶体管SRAM单元,包括两个上拉晶体管和两个交叉耦合的反相器配置中的下拉晶体管,用于存储单个数据位; 第一和第二栅极晶体管具有耦合到写入字线的栅极端子和耦合到通过栅极和写入位之间的串联外部二极管的写入位线的每个通过栅极晶体管的源极或漏极 线路阻止从写入位线进入电池的电荷转移; 以及耦合到所述两个上拉和两个下拉晶体管的第一和第二读取晶体管,所述读取晶体管中的一个具有耦合到读取字线的栅极端子和耦合到读取位线的源极或漏极。 8晶体管SRAM单元适于防止存储在单元中的位的值改变状态。