会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Processor capable of executing one or more programs by a plurality of
operation units
    • 处理器能够由多个操作单元执行一个或多个程序
    • US4821187A
    • 1989-04-11
    • US794449
    • 1985-11-04
    • Hirotada UedaHitoshi MatsushimaYoshimune HagiwaraKenji Kaneko
    • Hirotada UedaHitoshi MatsushimaYoshimune HagiwaraKenji Kaneko
    • G06F15/16G06F9/28G06F9/38G06F17/16G06T1/00G06T1/20
    • G06F9/28G06F9/3885
    • A processor comprises first and second operation units, a first program memory which contains first microinstructions for controlling the first operation unit and second microinstructions for controlling at least the second operation units, a second program memory which contains microinstructions for controlling the second operation unit, first control means connected to the first program memory for controlling the first operation unit and the second operation unit, and second control means connected to the second program memory for controlling the second operation unit. In a normal mode, all operation units are under control of the first control means and in a multiprogram mode, the first operation unit is under control of the first control means and the second operation unit is under control of the second control means. These two mode operations are selected in accordance with the microinstructions stored in the first or second program memories.
    • 处理器包括第一和第二操作单元,第一程序存储器,其包含用于控制第一操作单元的第一微指令和用于至少控制第二操作单元的第二微指令;第二程序存储器,其包含用于控制第二操作单元的微指令, 连接到第一程序存储器用于控制第一操作单元和第二操作单元的控制装置,以及连接到第二程序存储器用于控制第二操作单元的第二控制装置。 在正常模式中,所有操作单元都受到第一控制装置的控制,并且在多路程序模式中,第一操作单元处于第一控制装置的控制之下,第二操作单元处于第二控制装置的控制之下。 根据存储在第一或第二程序存储器中的微指令来选择这两个模式操作。
    • 5. 发明授权
    • Information processing apparatus
    • 信息处理装置
    • US4809206A
    • 1989-02-28
    • US87346
    • 1987-08-20
    • Atsushi KiuchiKenji KanekoJun IshidaTetsuya NakagawaYoshimune HagiwaraHirotada Ueda
    • Atsushi KiuchiKenji KanekoJun IshidaTetsuya NakagawaYoshimune HagiwaraHirotada Ueda
    • G06F9/34G06F7/544G06F12/02G06F17/10H03H17/02G06F7/38
    • G06F7/5443
    • This invention relates to an information processing apparatus such as a digital signal processor and is applied particularly suitably to a digital filter.A plurality of data from initial value data till final value data relating to filtering coefficients of a digital filter are stored in a data memory, and are sequentially read out by an increment operation of an address arithmetic unit.A data arithmetic unit executes sequentially product and/or sum operations of a plurality of data that are sequentially read out and digital input signals that are sequentially inputted, to perform digital signal processing.The information processing apparatus is equipped particularly with means, which when an access address starts from an initial value, exceeds a final value and reaches a return address due to the increment operation, returns automatically the access address to the initial value. Therefore, a plurality of data stored in the data memory can be utilized repeatedly.Contrivances are made in order to set the number of a plurality of data that are stored in the data memory for repetition of use, to an arbitrary value.
    • 本发明涉及诸如数字信号处理器的信息处理设备,并且特别适用于数字滤波器。 从初始值数据到与数字滤波器的滤波系数相关的最终值数据的多个数据被存储在数据存储器中,并且通过地址运算单元的增量操作被依次读出。 数据运算单元依次执行依次读出的多个数据和顺序输入的数字输入信号的乘积和/或和运算,进行数字信号处理。 该信息处理装置特别地具有如下装置:当访问地址从初始值开始时,由于增量操作而超过最终值并达到返回地址,自动将访问地址返回到初始值。 因此,可以重复使用存储在数据存储器中的多个数据。 为了将存储在用于重复使用的数据存储器中的多个数据的数量设置为任意值,进行了操作。
    • 9. 发明授权
    • Multiprocessor system
    • 多处理器系统
    • US4979096A
    • 1990-12-18
    • US015380
    • 1987-02-17
    • Hirotada UedaKanji KatoHitoshi Matsushima
    • Hirotada UedaKanji KatoHitoshi Matsushima
    • G06F15/173G06F13/16G06F15/80G06T1/00G06T1/20
    • G06F15/8015G06T1/20
    • A multiprocessor system includes processor units connected physically in one-dimensional fashion along a ring bus located at the node of each processor element and associated local memory, so that various system operating modes are possible. The ring bus is used for inter-processor data transfer, with the address and read/write signals to each local memory being supplied from the processor element (by the program). Sychronization between the data flow on the ring bus and the processor operation is made automatic by the innovated method of inter-processor connection, which includes flag latches in the ring bus, whereby the system accomplishes extremely high-speed processing.
    • 多处理器系统包括沿着位于每个处理器元件的节点处的环形总线和相关联的本地存储器以一维方式物理连接的处理器单元,使得各种系统操作模式是可能的。 环形总线用于处理器间数据传输,每个本地存储器的地址和读/写信号由处理器元件(由程序)提供。 环形总线上的数据流与处理器之间的同步通过采用创新的处理器间连接方式自动进行,其中包括环形总线中的标志锁存器,从而系统实现极高速处理。