会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Semiconductor storage device
    • 半导体存储设备
    • US08498144B2
    • 2013-07-30
    • US13191678
    • 2011-07-27
    • Masahiro TakahashiKatsuyuki FujitaYoshihiro UedaKatsuhiko Hoya
    • Masahiro TakahashiKatsuyuki FujitaYoshihiro UedaKatsuhiko Hoya
    • G11C11/00G11C11/15
    • G11C8/10G11C8/08G11C11/1675G11C11/1693
    • A semiconductor storage device includes first to fourth switch circuit. The semiconductor storage device includes a row decoder which controls a voltage of a word line. The semiconductor storage device includes a first selection transistor of which a control terminal is connected to the word line. The semiconductor storage device includes a first resistance change element which is connected in series to the first selection transistor between the first bit line and the second bit line, and of which a resistance value changes according to a flowing current. The semiconductor storage device includes a second selection transistor of which a control terminal is connected to the word line. The semiconductor storage device includes a second resistance change element which is connected in series to the second selection transistor between the second bit line and the third bit line, and of which a resistance value changes according to a flowing current.
    • 半导体存储装置包括第一至第四开关电路。 半导体存储装置包括用于控制字线电压的行译码器。 半导体存储装置包括控制端子连接到字线的第一选择晶体管。 半导体存储装置包括与第一位线和第二位线之间的第一选择晶体管串联连接的第一电阻变化元件,其电阻值根据流动电流而变化。 半导体存储装置包括控制端子连接到字线的第二选择晶体管。 半导体存储装置包括与第二位线和第三位线之间的第二选择晶体管串联连接的第二电阻变化元件,其电阻值根据流动电流而变化。
    • 3. 发明申请
    • SEMICONDUCTOR STORAGE DEVICE
    • 半导体存储设备
    • US20120063215A1
    • 2012-03-15
    • US13191678
    • 2011-07-27
    • Masahiro TAKAHASHIKatsuyuki FujitaYoshihiro UedaKatsuhiko Hoya
    • Masahiro TAKAHASHIKatsuyuki FujitaYoshihiro UedaKatsuhiko Hoya
    • G11C11/00
    • G11C8/10G11C8/08G11C11/1675G11C11/1693
    • A semiconductor storage device includes first to fourth switch circuit. The semiconductor storage device includes a row decoder which controls a voltage of a word line. The semiconductor storage device includes a first selection transistor of which a control terminal is connected to the word line. The semiconductor storage device includes a first resistance change element which is connected in series to the first selection transistor between the first bit line and the second bit line, and of which a resistance value changes according to a flowing current. The semiconductor storage device includes a second selection transistor of which a control terminal is connected to the word line. The semiconductor storage device includes a second resistance change element which is connected in series to the second selection transistor between the second bit line and the third bit line, and of which a resistance value changes according to a flowing current.
    • 半导体存储装置包括第一至第四开关电路。 半导体存储装置包括用于控制字线电压的行译码器。 半导体存储装置包括控制端子连接到字线的第一选择晶体管。 半导体存储装置包括与第一位线和第二位线之间的第一选择晶体管串联连接的第一电阻变化元件,其电阻值根据流动电流而变化。 半导体存储装置包括控制端子连接到字线的第二选择晶体管。 半导体存储装置包括与第二位线和第三位线之间的第二选择晶体管串联连接的第二电阻变化元件,其电阻值根据流动电流而变化。
    • 5. 发明授权
    • Nonvolatile semiconductor storage device equipped with a comparison buffer for reducing power consumption during write
    • 配备比较缓冲器的非易失性半导体存储装置,用于降低写入期间的功耗
    • US08654596B2
    • 2014-02-18
    • US13604338
    • 2012-09-05
    • Katsuhiko Hoya
    • Katsuhiko Hoya
    • G11C7/10
    • G11C7/1006G11C11/16G11C13/00
    • A semiconductor storage device includes plural bit lines and plural word lines. The memory cell array has plural memory cells that are connected with the bit lines and word lines, and can store data. Plural sense amplifiers detect the data stored in the memory cells. Plural write drivers write data in the memory cells. A comparison buffer temporarily stores the write data to be written in the memory cells by the write driver. In a series of write sequences, the comparison buffer stores the read data from the memory cells selected as the write object and the write data to be written in the selected memory cells. After a series of write sequences, when the pre-charge command for resetting the voltage of the bit lines is received, the write execution command is executed so that the comparison buffer executes write in the selected memory cells.
    • 半导体存储装置包括多个位线和多个字线。 存储单元阵列具有与位线和字线连接的多个存储单元,并且可以存储数据。 多个读出放大器检测存储在存储单元中的数据。 多个写入驱动程序将数据写入存储单元。 比较缓冲器通过写驱动器临时存储要写入存储单元的写数据。 在一系列写入序列中,比较缓冲器存储来自被选择作为写入对象的存储器单元的读取数据和要写入所选存储单元的写入数据。 在一系列写入序列之后,当接收到用于重置位线的电压的预充电命令时,执行写入执行命令,使得比较缓冲器在所选存储单元中执行写入。
    • 6. 发明授权
    • Semiconductor storage device
    • 半导体存储设备
    • US07729157B2
    • 2010-06-01
    • US12201328
    • 2008-08-29
    • Katsuhiko Hoya
    • Katsuhiko Hoya
    • G11C11/12G11C11/24G11C29/00G11C7/00
    • G11C11/22G06F11/1008G11C2029/0411
    • A memory cell array has memory cells, each of which has a ferroelectric capacitor and a selection transistor. A plate line is connected to one end of the ferroelectric capacitor and applied a certain plate line voltage. A sense amplifier circuit senses and amplifies voltage of the bit line. An error correction circuit corrects any error in retained data in the memory cells sensed by the sense amplifier. A plate line control circuit controls the timing for switching a potential of the plate line to a ground potential, based on absence or presence of error correction by the error correction circuit.
    • 存储单元阵列具有存储单元,每个存储单元具有铁电电容器和选择晶体管。 板线连接到铁电电容器的一端并施加一定的板线电压。 读出放大器电路感测并放大位线的电压。 误差校正电路校正由读出放大器感测到的存储单元中的保留数据中的任何错误。 基于错误校正电路的错误校正的不存在或存在,板线控制电路控制将板线的电位切换到接地电位的定时。
    • 7. 发明申请
    • Semiconductor memory device using a ferroelectric capacitor
    • 使用铁电电容器的半导体存储器件
    • US20060280023A1
    • 2006-12-14
    • US11440110
    • 2006-05-25
    • Katsuhiko HoyaTohru Ozaki
    • Katsuhiko HoyaTohru Ozaki
    • G11C8/00
    • G11C11/22
    • A semiconductor memory device includes a row of memory cells connected in series, each of the memory cells including a ferroelectric capacitor and a cell transistor having a gate terminal and source/drain terminals, the source/drain terminals being connected in parallel with two electrodes of the ferroelectric capacitor, a word line connected to the gate terminal, memory cell blocks each including the row of memory cells and a block select transistor, a drain terminal of the block select transistor being connected to one end of the row of memory cells, a plate line connected to another end thereof, a bit line connected to a source terminal of the block select transistor, and a block select line connected to a gate terminal of the block select transistor, wherein a contact is provided under the plate line to connect the source terminal of the block select transistor and the bit line.
    • 半导体存储器件包括串联连接的一行存储器单元,每个存储器单元包括铁电电容器和具有栅极端子和源极/漏极端子的单元晶体管,源极/漏极端子与两个电极 铁电电容器,连接到栅极端子的字线,每个包括行存储单元的存储单元块和块选择晶体管,块选择晶体管的漏极端子连接到该行存储单元的一端, 连接到其另一端的板线,连接到块选择晶体管的源极端的位线和连接到块选择晶体管的栅极端子的块选择线,其中在板线下方提供接触以将 块选择晶体管的源极端子和位线。
    • 8. 发明授权
    • Semiconductor device and method of driving thereof
    • 半导体装置及其驱动方法
    • US08908446B2
    • 2014-12-09
    • US13607689
    • 2012-09-08
    • Akira KatayamaKatsuhiko Hoya
    • Akira KatayamaKatsuhiko Hoya
    • G11C16/04G11C7/10
    • G11C7/10G11C7/1012G11C7/1087G11C7/1093
    • A semiconductor device includes a first latch unit that latches write data based on a strobe signal, a second latch unit that receives the write data latched in the first latch unit based on a first clock signal, and a strobe generation unit that generates the strobe signal and supplies it to the first latch unit. The strobe generation unit includes a bit shift counter, which receives a second clock signal and outputs a bit shift signal having a logic level that is inverted every plural clock cycles of the second clock signal, and a logic gate that outputs the second clock signal as the strobe signal according to the bit shift signal. The latch period of the write data in the first latch part is determined by the period of the strobe signal and also the period of the bit shift signal.
    • 半导体器件包括:第一锁存单元,其基于选通信号锁存写入数据;第二锁存单元,其基于第一时钟信号接收锁存在第一锁存单元中的写入数据;以及选通产生单元,其生成选通信号 并将其提供给第一锁存单元。 选通产生单元包括位移计数器,其接收第二时钟信号并输出​​具有在第二时钟信号的每多个时钟周期被反相的逻辑电平的位移信号,以及输出第二时钟信号的逻辑门作为 根据位移信号的选通信号。 第一锁存部分中写入数据的锁存周期由选通信号的周期以及位移信号的周期确定。
    • 9. 发明授权
    • Semiconductor storage device
    • 半导体存储设备
    • US08482969B2
    • 2013-07-09
    • US13228255
    • 2011-09-08
    • Katsuhiko HoyaKenji Tsuchida
    • Katsuhiko HoyaKenji Tsuchida
    • G11C11/00
    • G11C11/1693G11C11/1675
    • A memory according to an embodiment includes bit lines, word lines, source lines, magnetic tunnel junction elements and transistors that are serially connected between the bit lines and the source lines, respectively, and a sense amplifier that detects data stored in the magnetic tunnel junction elements. The semiconductor storage device includes multiplexers between the bit lines and the sense amplifier in order to select one of the bit lines to be connected to the sense amplifier, and write amplifiers that are located corresponding to memory cell blocks each of which includes memory cells each including the magnetic tunnel junction element and the transistor and are connected to the bit lines or connected via the multiplexers to the bit lines. To write data, the sense amplifier applies a write voltage to the bit lines and then the write amplifiers hold the write voltage.
    • 根据实施例的存储器分别包括位线和源极线之间串联连接的位线,字线,源极线,磁性隧道结元件和晶体管,以及检测放大器,其检测存储在磁性隧道结中的数据 元素。 半导体存储装置包括位线和读出放大器之间的多路复用器,以便选择要连接到读出放大器的位线之一,以及对应于存储单元块的写入放大器,每个存储单元块包括各自包括 磁性隧道结元件和晶体管,并且连接到位线或经由多路复用器连接到位线。 为了写入数据,读出放大器向位线施加写入电压,然后写入放大器保持写入电压。
    • 10. 发明申请
    • SEMICONDUCTOR STORAGE DEVICE
    • 半导体存储设备
    • US20120243304A1
    • 2012-09-27
    • US13421505
    • 2012-03-15
    • Katsuhiko Hoya
    • Katsuhiko Hoya
    • G11C11/16
    • G11C11/1673G06F11/1048G11C7/1006G11C7/1096G11C8/14G11C11/16G11C11/1653G11C11/1655G11C11/1657G11C11/1659G11C11/1675G11C11/1677G11C11/1693G11C2029/0411G11C2211/5615
    • A semiconductor storage device according to the present embodiment comprises a plurality of bit lines, a plurality of word lines, and a plurality of memory cells corresponding to intersections between the bit lines and the word lines, respectively, and including magnetic tunnel junction elements capable of storing data. A plurality of sense amplifiers respectively correspond to the bit lines and are configured to detect data stored in the memory cells via a bit line selected from among the corresponding bit lines. A plurality of read latch parts correspond to the sense amplifiers, respectively, and are configured to latch data detected by the corresponding sense amplifiers. A plurality of read global data buses are connected to the read latch parts, respectively, and are configured to consecutively transmit data latched by the read latch parts at a time of a data read operation.
    • 根据本实施例的半导体存储装置分别包括多个位线,多个字线和对应于位线和字线之间的交点的多个存储单元,并且包括能够 存储数据。 多个读出放大器分别对应于位线,并且被配置为经由从相应位线中选择的位线来检测存储在存储单元中的数据。 多个读取锁存部分别对应于读出放大器,并且被配置为锁存由对应的读出放大器检测到的数据。 多个读取全局数据总线分别连接到读取锁存器部分,并且被配置为在数据读取操作时连续发送由读取锁存器部件锁存的数据。