会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Dual access instruction and compound memory access instruction with compatible address fields
    • 双访问指令和具有兼容地址字段的复合存储器访问指令
    • US06681319B1
    • 2004-01-20
    • US09410653
    • 1999-10-01
    • Karim DjafarianGilbert LaurentiHerve CatanVincent Gillet
    • Karim DjafarianGilbert LaurentiHerve CatanVincent Gillet
    • G06F930
    • G06F7/764G06F5/01G06F7/607G06F7/74G06F7/762G06F9/30018G06F9/30032G06F9/3013G06F9/30134G06F9/30149G06F9/3016G06F9/30167G06F9/30181G06F9/32G06F9/321G06F9/3552G06F9/3822G06F9/3836G06F9/3838G06F9/384G06F9/3853G06F9/3867G06F9/3879G06F9/3885G06F9/3891
    • A processing engine 10 includes an instruction buffer 502 operable to buffer single and compound instructions pending execution. A decode mechanism is configured to decode instructions from the instruction buffer. The decode mechanism is arranged to respond to a predetermined tag in a tag field of an instruction, which predetermined tag is representative of the instruction being a compound instruction formed from separate programmed memory instructions. The decode mechanism is operable in response to the predetermined tag to decode at least first data flow control for a first programmed instruction and second data flow control for a second programmed instruction. The use of compound instructions enables effective use of the bandwidth available within the processing engine. A soft dual memory instruction can be compiled from separate first and second programmed memory instructions. A compound address field of the predetermined compound instruction can be arranged at the same bit positions as the address field for a hard compound memory instruction, that is a compound instruction which is programmed. In this case the decoding of the addresses can be started before the operation code of the instructions have been decoded. To reduce the number of bits in the compound instruction, addressing can be restricted to indirect addressing and the operation codes for at least the first instruction can be reduced in size. In this way, the compound instruction can be arranged to have the same number of bits in total as the sum of the bits of the separate programmed instructions.
    • 处理引擎10包括指令缓冲器502,其可操作用于在执行之前缓冲单个和复合指令。 解码机构被配置为解码来自指令缓冲器的指令。 解码机构被布置成响应于指令的标签字段中的预定标签,该预定标签表示作为由单独的编程存储器指令形成的复合指令的指令。 解码机制可响应于预定标签而操作,以对第一编程指令和第二编程指令的第二数据流控制进行至少第一数据流控制解码。 使用复合指令可以有效利用处理引擎内可用的带宽。 可以从单独的第一和第二编程存储器指令编译软双存储器指令。 预定复合指令的复合地址字段可以被布置在与用于硬化合物存储器指令的地址字段相同的位位置,即,被编程的复合指令。 在这种情况下,可以在指令的操作代码被解码之前开始地址的解码。 为了减少复合指令中的位数,可以将寻址限制为间接寻址,并且可以减小至少第一条指令的操作码的大小。 以这种方式,复合指令可以被布置为具有与分离的编程指令的位的总和相同数量的位。
    • 3. 发明授权
    • Circular buffer management
    • 循环缓冲管理
    • US06363470B1
    • 2002-03-26
    • US09411187
    • 1999-10-01
    • Gilbert LaurentiKarim DjafarianHerve Catan
    • Gilbert LaurentiKarim DjafarianHerve Catan
    • G06F1200
    • G06F7/764G06F5/01G06F5/10G06F7/607G06F7/74G06F7/762G06F9/30018G06F9/30101G06F9/3013G06F9/30134G06F9/3552G06F9/3879G06F9/3891
    • Data processing apparatus 10 supporting circular buffers CB includes address storage ARx for holding a virtual buffer index and offset storage BOFxx for holding an offset address. Circular buffer management logic 802 is configured to be operable to apply a modifier to a virtual buffer index held in the address storage to derive a modified virtual buffer index and to apply a buffer offset held in the offset storage to the modified virtual buffer index to derive a physical address for addressing a circular buffer. By employing virtual addressing to a buffer index for a circular buffer management, it is possible to make efficient use of memory resources. One or more circular buffers can be located contiguously with respect to each other and/or other data in memory, avoiding fragmentation of the memory. The buffer index forms a pointer for the circular buffer. The apparatus enables circular buffers to be implemented without alignment constraints, while maintaining compatibility with prior circular buffer implementations with alignment constraints.
    • 支持循环缓冲器CB的数据处理装置10包括用于保持虚拟缓冲器索引的地址存储器ARx和用于保持偏移地址的偏移存储器BOFxx。 循环缓冲器管理逻辑802被配置为可操作以将修饰符应用于保存在地址存储器中的虚拟缓冲器索引,以导出修改的虚拟缓冲器索引并将保持在偏移存储器中的缓冲器偏移应用于修改的虚拟缓冲器索引以导出 用于寻址循环缓冲区的物理地址。 通过对循环缓冲器管理的缓冲器索引采用虚拟寻址,可以有效地利用存储器资源。 可以相对于彼此和/或存储器中的其他数据连续地定位一个或多个循环缓冲器,以避免存储器的碎片化。 缓冲区索引形成循环缓冲区的指针。 该装置使得能够实现循环缓冲器而不具有对准限制,同时保持与具有对准约束的先前循环缓冲器实现的兼容性。
    • 4. 发明授权
    • Preventing the execution of a set of instructions in parallel based on an indication that the instructions were erroneously pre-coded for parallel execution
    • 基于指示被错误地预编码用于并行执行的指示来防止并行执行一组指令
    • US06742110B2
    • 2004-05-25
    • US09410731
    • 1999-10-01
    • Karim DjafarianGilbert LaurentiVincent Gillet
    • Karim DjafarianGilbert LaurentiVincent Gillet
    • G06F940
    • G06F7/764G06F5/01G06F7/607G06F7/74G06F7/762G06F9/321G06F9/3822G06F9/3853G06F9/3859G06F9/3885G06F9/3891
    • A processing engine 10 for executing instructions in parallel comprises an instruction buffer 600 for holding at least two instructions, with the first instruction 602 in a first position and the second instruction 604 in a second position. A first decoder 612 provides decoding of the first instruction and generates first control signals. The first control signals include first resource control signals, first address generation control signals, and a first validity signal indicative of the validity of the first instruction in the first position. A second decoder 614 provides decoding of the second instruction and generates second control signals. The second control signals include second resource control signals, second address generation control signals, and a second validity signal indicative of the validity of the second instruction in the second position. Arbitration and merge logic 628, 630 is provided for arbitrating between the first and second control signals and for merging the first and second control signals for controlling power of execution of the instructions in accordance with a set of parallelism rules. A conditional execution unit 634 is responsive to false condition signals from the arbitration and merge logic to inhibit or modify the effect of the control signals. The parallelism rules provide for efficient instruction execution, and the avoidance of resource conflicts.
    • 用于并行执行指令的处理引擎10包括用于保持至少两个指令的指令缓冲器600,其中第一指令602处于第一位置,而第二指令604处于第二位置。 第一解码器612提供第一指令的解码并产生第一控制信号。 第一控制信号包括第一资源控制信号,第一地址产生控制信号和指示第一位置的第一指令的有效性的第一有效信号。 第二解码器614提供第二指令的解码并产生第二控制信号。 第二控制信号包括第二资源控制信号,第二地址产生控制信号和指示第二指令在第二位置的有效性的第二有效信号。 提供仲裁和合并逻辑628,630用于在第一和第二控制信号之间进行仲裁,并且用于合并用于根据一组并行规则控制指令的执行功能的第一和第二控制信号。 条件执行单元634响应来自仲裁和合并逻辑的伪状态信号来抑制或修改控制信号的影响。 并行规则提供有效的指令执行和避免资源冲突。
    • 5. 发明授权
    • Processor with pointer tracking to eliminate redundant memory fetches
    • 具有指针跟踪的处理器,以消除冗余内存提取
    • US06826679B1
    • 2004-11-30
    • US09716493
    • 2000-11-20
    • Gilbert LaurentiVincent GilletHerve Catan
    • Gilbert LaurentiVincent GilletHerve Catan
    • G06F1202
    • G06F9/30047G06F9/3013G06F9/3816G06F9/3853
    • A processor is provided that is a programmable digital signal processor (DSP) with variable instruction length, offering both high code density and easy programming. Architecture and instruction set are optimized for low power consumption and high efficiency execution of DSP algorithms, such as for wireless telephones, as well as pure control tasks. A coefficient data pointer is provided for accessing coefficient data for use in a multiply-accumulate (MAC) unit. Monitoring circuitry determines when the coefficient data pointer is modified (step 1104). When an instruction is executed (step 1102) that requires a coefficient datum from memory in accordance with the coefficient data pointer, a memory access is inhibited (step 1108) if the coefficient data pointer has not been modified since the last time a memory fetch was made in accordance with the coefficient data pointer and the previously fetched coefficient datum is reused. However, if the coefficient data pointer was modified since the last time a memory fetch was made in accordance with the coefficient data pointer, then the required coefficient datum is fetched from memory (step 1106). A shadow register within the MAC unit execution pipeline temporarily saves coefficient data for possible reuse.
    • 提供了一种处理器,它是一个具有可变指令长度的可编程数字信号处理器(DSP),既提供高密码密码又易于编程。 架构和指令集针对低功耗和高效率执行DSP算法进行了优化,如无线电话以及纯控制任务。 系数数据指针被提供用于访问在乘法累加(MAC)单元中使用的系数数据。 监视电路确定何时修改系数数据指针(步骤1104)。 当根据系数数据指针执行需要来自存储器的系数数据的指令(步骤1102)时,如果系数数据指针自上次存储器提取时间以来未被修改,则禁止存储器访问(步骤1108) 根据系数数据指针和先前获取的系数数据进行重新使用。 然而,如果从根据系数数据指针进行存储器提取的最后一次修改系数数据指针,则从存储器取出所需的系数数据(步骤1106)。 MAC单元执行管道内的影子寄存器临时保存系数数据,以便重新使用。
    • 6. 发明授权
    • Linear vector computation
    • 线性向量计算
    • US06557097B1
    • 2003-04-29
    • US09411473
    • 1999-10-01
    • Gael ClaveKarim DjafarianGilbert Laurenti
    • Gael ClaveKarim DjafarianGilbert Laurenti
    • G06F1716
    • G06F5/01G06F7/607G06F7/74G06F7/762G06F7/764G06F9/3001G06F9/30018G06F9/30032G06F9/30072G06F9/3012G06F9/30145G06F9/30149G06F9/32G06F9/321G06F9/325G06F9/3552G06F9/3836G06F9/3838G06F9/384G06F9/3853G06F9/3867G06F9/3879G06F9/3885G06F9/3891G06F17/16
    • A processing engine 10 provides computation of an output vector as a linear combination of N input vectors with N coefficients in an efficient manner. The processing engine includes a coefficient register 940 for holding a representation of each of N coefficients of a first input vector. A test unit 950 is provided for testing selected parts (e.g. bits) of the coefficient register for respective coefficient representations. An arithmetic unit 970 computes respective coordinates of an output vector by selective addition/subtraction of coordinates of a second input vector dependent on results of the coefficient representation tests. Power consumption can be kept low due to the use of a coefficient test operation in parallel with an ALU operation. Each coordinate of an output vector {right arrow over (Y)} can be computed with a N+1 step algorithm, the computation being done with bit test unit operating in parallel with an ALU according to the following equation: ∀ 1 ≤ j ≤ M ⁢   ⁢ Y j = ∑ 1 ≤ i ≤ N ⁢   ⁢ ( ( - 1 ) C i * X ij ) . At a step (i+1)1≦i≦N of the computation, a bit Ci+1 of the CPU register is addressed, this bit is tested in a temporary register and a conditional addition/subtraction of a coordinate of the second input vector Xij is performed.
    • 处理引擎10以有效的方式提供输出向量作为具有N个系数的N个输入向量的线性组合的计算。 处理引擎包括用于保持第一输入向量的N个系数中的每一个的表示的系数寄存器940。 提供测试单元950用于测试用于各个系数表示的系数寄存器的选定部分(例如位)。 算术单元970根据系数表示测试的结果,通过选择性地相加/减去第二输入向量的坐标来计算输出向量的各个坐标。 由于与ALU操作并行地使用系数测试操作,所以能够将功耗保持为低。 输出向量的每个坐标{向右箭头(Y可以用N + 1步算法计算,根据以下等式,使用与ALU并行操作的位测试单元进行计算):在步骤(i + 1 )1 <= i <= N,CPU寄存器的位Ci + 1被寻址,该位在临时寄存器中被测试,并且执行第二输入向量Xij的坐标的条件相加/减法。
    • 7. 发明授权
    • Sliding granularity time stamping
    • 滑动粒度时间戳
    • US08307344B2
    • 2012-11-06
    • US12201037
    • 2008-08-29
    • Gilbert LaurentiGary A. Cooper
    • Gilbert LaurentiGary A. Cooper
    • G06F9/44
    • G06F11/3636G06F11/3656
    • In a method for tracing data within an integrated circuit, a default time stamp granularity is selected for a sequence of time stamps, wherein each time stamp has a resolution of 2**N. A sequence of trace events is captured and an elapsed time is determined between each time sequential pair of trace events in the sequence of trace events. A time stamp is formed to associate with each trace event of the sequence of trace events, wherein each time stamp has an associated time stamp granularity, wherein the time stamp has the default time stamp granularity if the elapsed time between a current trace event and a sequentially prior trace event is less than 2**N time slots, otherwise the time stamp granularity is slid to a larger value such that the elapsed time can be represented by N bits, whereby a small number N of bits can accurately represent a large range of elapsed times.
    • 在用于跟踪集成电路内的数据的方法中,对于时间戳序列选择默认时间戳粒度,其中每个时间戳具有2 ** N的分辨率。 捕获跟踪事件的序列,并且在跟踪事件序列中的每个时间顺序跟踪事件对之间确定经过的时间。 形成时间戳以与跟踪事件序列的每个跟踪事件相关联,其中每个时间戳具有关联的时间戳粒度,其中如果当前跟踪事件与当前跟踪事件之间的经过时间,则时间戳具有默认时间戳粒度 顺序先前的跟踪事件小于2 ** N个时隙,否则时间戳粒度被滑动到更大的值,使得经过的时间可以由N个比特表示,从而少数N个比特可以精确地表示大范围 经过时间。
    • 8. 发明授权
    • Power management events profiling
    • 电源管理事件分析
    • US08190931B2
    • 2012-05-29
    • US12478273
    • 2009-06-04
    • Gilbert LaurentiDario Cardini
    • Gilbert LaurentiDario Cardini
    • G06F15/00
    • G06F11/3648G06F11/3013G06F11/3055G06F11/3093G06F11/3409G06F11/3476G06F11/348G06F11/3636G06F2201/86G06F2201/88Y02D10/34
    • In a method for monitoring power consumption by a system within an integrated circuit, one or more software programs are executed on the system on a chip (SOC). While the program executes, power control settings of a plurality of functional units within the SOC may be adjusted in response to executing the one or more software programs, whereby power consumption within the SOC varies over time. The power control settings may be changed in response to explicit directions from the executing software, or may occur autonomously in response to load monitoring control modules within the SOC. A sequence of power states is reported for the plurality of functional units within the SOC. Each of the sequence of power states may include clock frequencies from multiple clock domains, voltage levels for multiple voltage domains, initiator activity, target activity, memory module power enablement, or power enablement of each of the plurality of functional units.
    • 在用于监视集成电路内的系统的功率消耗的方法中,在芯片上的系统(SOC)上执行一个或多个软件程序。 在程序执行时,可以响应于执行一个或多个软件程序来调整SOC内的多个功能单元的功率控制设置,由此SOC内的功耗随时间而变化。 功率控制设置可以响应于来自执行软件的显式指示而改变,或者可以响应于SOC内的负载监视控制模块自主地发生。 针对SOC内的多个功能单元报告功率状态序列。 功率状态序列中的每一个可以包括来自多个时钟域的时钟频率,多个电压域的电压电平,启动器活动,目标活动,存储器模块功率使能或多个功能单元中的每一个的功率使能。