会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
    • 制造半导体器件的方法
    • US20140162413A1
    • 2014-06-12
    • US14233147
    • 2011-07-15
    • Hiroki WakimotoMasaaki Ogino
    • Hiroki WakimotoMasaaki Ogino
    • H01L29/66
    • H01L29/66325H01L21/3083H01L21/761H01L21/78H01L29/0619H01L29/0646H01L29/0661H01L29/66333
    • A method includes forming on a first main surface of a semiconductor wafer of a first conduction type, a gate electrode of a semiconductor element, an edge termination region for forming a breakdown voltage of the semiconductor element, and a first semiconductor region of a second conduction type which surrounds the semiconductor element and the edge termination region. A groove may be formed to reach the first semiconductor region from a second main surface of the semiconductor wafer. The groove is formed so that a portion of the semiconductor wafer, that forms an outer circumferential end of the semiconductor wafer, remains and the groove is further towards a center of the semiconductor wafer than the outer circumferential end. A third semiconductor region of the second conduction type is on a side wall of the groove and electrically connects the first semiconductor region and a second semiconductor region.
    • 一种方法包括在第一导电类型的半导体晶片的第一主表面,半导体元件的栅电极,用于形成半导体元件的击穿电压的边缘终端区域和第二导电的第一半导体区域 围绕半导体元件和边缘终止区域的类型。 可以形成沟槽,以从半导体晶片的第二主表面到达第一半导体区域。 形成凹槽,使得形成半导体晶片的外周端的半导体晶片的一部分保留,并且凹槽比外周端更向着半导体晶片的中心。 第二导电类型的第三半导体区域位于沟槽的侧壁上,并电连接第一半导体区域和第二半导体区域。
    • 4. 发明授权
    • Semiconductor device manufacturing method
    • 半导体器件制造方法
    • US08399309B2
    • 2013-03-19
    • US13109660
    • 2011-05-17
    • Masaaki OginoHiroki WakimotoMasayuki Miyazaki
    • Masaaki OginoHiroki WakimotoMasayuki Miyazaki
    • H01L21/00
    • H01L29/66333H01L29/045H01L29/0657
    • A manufacturing method is disclosed which ensures strength of a wafer and improves device performance. A thermal diffusion layer is formed from a front surface of a wafer. A tapered groove which reaches the thermal diffusion layer is formed from a back surface by anisotropic etching with alkaline solution. In-groove thermal diffusion layer is formed on side wall surfaces of the groove. A separation layer of a reverse blocking IGBT is configured of the thermal diffusion layer and the in-groove diffusion layer. The thermal diffusion layer is formed shallowly by forming the in-groove diffusion layer. It is possible to considerably reduce thermal diffusion time. By carrying out an ion implantation forming the in-groove diffusion layer and an ion implantation forming a collector layer separately, it is possible to select an optimum value for tradeoff between turn-on voltage and switching loss, while ensuring reverse blocking voltage of the reverse blocking IGBT.
    • 公开了一种确保晶片强度并提高器件性能的制造方法。 热扩散层由晶片的前表面形成。 通过各向异性蚀刻用碱性溶液从后表面形成到达热扩散层的锥形槽。 槽内热扩散层形成在槽的侧壁面上。 反向阻断IGBT的分离层由热扩散层和内槽扩散层构成。 通过形成内槽扩散层来形成浅扩散层。 可以显着地减少热扩散时间。 通过进行形成槽内扩散层的离子注入和分离形成集电极的离子注入,可以选择用于折合导通电压和开关损耗之间的最优值,同时确保反向的反向阻断电压 阻断IGBT。
    • 5. 发明授权
    • Method for manufacturing semiconductor device
    • 制造半导体器件的方法
    • US09240456B2
    • 2016-01-19
    • US14233147
    • 2011-07-15
    • Hiroki WakimotoMasaaki Ogino
    • Hiroki WakimotoMasaaki Ogino
    • H01L21/332H01L29/66H01L21/761H01L21/78H01L21/308H01L29/06
    • H01L29/66325H01L21/3083H01L21/761H01L21/78H01L29/0619H01L29/0646H01L29/0661H01L29/66333
    • A method includes forming on a first main surface of a semiconductor wafer of a first conduction type, a gate electrode of a semiconductor element, an edge termination region for forming a breakdown voltage of the semiconductor element, and a first semiconductor region of a second conduction type which surrounds the semiconductor element and the edge termination region. A groove may be formed to reach the first semiconductor region from a second main surface of the semiconductor wafer. The groove is formed so that a portion of the semiconductor wafer, that forms an outer circumferential end of the semiconductor wafer, remains and the groove is further towards a center of the semiconductor wafer than the outer circumferential end. A third semiconductor region of the second conduction type is on a side wall of the groove and electrically connects the first semiconductor region and a second semiconductor region.
    • 一种方法包括在第一导电类型的半导体晶片的第一主表面,半导体元件的栅电极,用于形成半导体元件的击穿电压的边缘终端区域和第二导电的第一半导体区域 围绕半导体元件和边缘终止区域的类型。 可以形成沟槽,以从半导体晶片的第二主表面到达第一半导体区域。 形成凹槽,使得形成半导体晶片的外周端的半导体晶片的一部分保留,并且凹槽比外周端更向着半导体晶片的中心。 第二导电类型的第三半导体区域位于沟槽的侧壁上,并电连接第一半导体区域和第二半导体区域。
    • 10. 发明申请
    • Method for manufacturing semiconductor device
    • 制造半导体器件的方法
    • US20070184617A1
    • 2007-08-09
    • US10599747
    • 2005-03-04
    • Masaaki OginoYoshiyuki Sugahara
    • Masaaki OginoYoshiyuki Sugahara
    • H01L21/336H01L21/76H01L21/31
    • H01L29/513H01L21/28194H01L21/28211H01L29/66181H01L29/66704
    • There is provided a semiconductor device having a high breakdown voltage and a high reliability in which a gate insulating film having a film thickness of good uniformity is formed inside a trench. An HTO is formed on an inner wall of a trench in an Si substrate by a reduced pressure CVD method and, thereafter, a thermally oxidized film is formed on an interface between the HTO and the Si substrate by performing a thermal oxidation treatment (Samples A and C). By performing these procedures as described above, the gate insulating film in which local thinning of the film is suppressed, film thickness is of good uniformity and an interface state density is low can be formed inside the trench. A semiconductor device, which has a trench gate structure, of a high quality and a high reliability having no reduction in the breakdown voltage in which a lifetime comes to be substantially longer compared with that (Sample B) in which the gate insulating film is formed only with a thermally oxidized film can be realized.
    • 提供了具有高击穿电压和高可靠性的半导体器件,其中在沟槽内形成具有良好均匀性的膜厚度的栅极绝缘膜。 通过减压CVD法在Si衬底中的沟槽的内壁上形成HTO,然后通过进行热氧化处理(样品A(A))在HTO和Si衬底之间的界面上形成热氧化膜 和C)。 通过进行如上所述的工序,能够在沟槽内部形成抑制膜的局部变薄,膜厚均匀性高,界面态密度低的栅极绝缘膜。 与形成栅极绝缘膜的(样品B)相比,具有沟槽栅极结构的半导体器件具有高质量和高可靠性,其寿命没有降低,其中寿命变得更长, 只能使用热氧化膜。