会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Programmable physical address mapping for memory
    • 存储器的可编程物理地址映射
    • US09146846B2
    • 2015-09-29
    • US13617673
    • 2012-09-14
    • Gabriel H. LohMauricio Breternitz, Jr.
    • Gabriel H. LohMauricio Breternitz, Jr.
    • G06F12/06G06F12/00G06F12/02
    • G06F12/00G06F12/0207G06F12/0653G06F2212/1016
    • A memory implements a programmable physical address mapping that can change to reflect changing memory access patterns, observed or anticipated, to the memory. The memory employs address decode logic that can implement any of a variety of physical address mappings between physical addresses and corresponding memory locations. The physical address mappings may locate the data within one or more banks and rows of the memory so as to facilitate more efficient memory accesses for a given access pattern. The programmable physical address mapping employed by the hardware of the memory can include, but is not limited to, hardwired logic gates, programmable look-up tables or other mapping tables, reconfigurable logic, or combinations thereof. The physical address mapping may be programmed for the entire memory or on a per-memory region basis.
    • 存储器实现可编程物理地址映射,可以改变以反映对存储器的观察或预期的改变的存储器访问模式。 存储器采用地址解码逻辑,其可以实现物理地址和相应存储器位置之间的各种物理地址映射中的任何一种。 物理地址映射可以将数据定位在存储器的一个或多个存储体和行中,以便于给定访问模式更有效的存储器访问。 存储器的硬件​​采用的可编程物理地址映射可以包括但不限于硬连线逻辑门,可编程查找表或其它映射表,可重构逻辑或其组合。 物理地址映射可以针对整个存储器或基于每存储器区域编程。
    • 2. 发明申请
    • PROGRAMMABLE PHYSICAL ADDRESS MAPPING FOR MEMORY
    • 存储器的可编程物理地址映射
    • US20140082322A1
    • 2014-03-20
    • US13617673
    • 2012-09-14
    • Gabriel H. LohMauricio Breternitz, JR.
    • Gabriel H. LohMauricio Breternitz, JR.
    • G06F12/00
    • G06F12/00G06F12/0207G06F12/0653G06F2212/1016
    • A memory implements a programmable physical address mapping that can change to reflect changing memory access patterns, observed or anticipated, to the memory. The memory employs address decode logic that can implement any of a variety of physical address mappings between physical addresses and corresponding memory locations. The physical address mappings may locate the data within one or more banks and rows of the memory so as to facilitate more efficient memory accesses for a given access pattern. The programmable physical address mapping employed by the hardware of the memory can include, but is not limited to, hardwired logic gates, programmable look-up tables or other mapping tables, reconfigurable logic, or combinations thereof. The physical address mapping may be programmed for the entire memory or on a per-memory region basis.
    • 存储器实现可编程物理地址映射,可以改变以反映对存储器的观察或预期的改变的存储器访问模式。 存储器采用地址解码逻辑,其可以实现物理地址和相应存储器位置之间的各种物理地址映射中的任何一种。 物理地址映射可以将数据定位在存储器的一个或多个存储体和行中,以便于给定访问模式更有效的存储器访问。 存储器的硬件​​采用的可编程物理地址映射可以包括但不限于硬连线逻辑门,可编程查找表或其它映射表,可重构逻辑或其组合。 物理地址映射可以针对整个存储器或基于每存储器区域编程。
    • 5. 发明授权
    • Hardware filter for tracking block presence in large caches
    • 用于跟踪大型缓存中的块的硬件过滤器
    • US08868843B2
    • 2014-10-21
    • US13307815
    • 2011-11-30
    • Gabriel H. LohMark D. Hill
    • Gabriel H. LohMark D. Hill
    • G06F12/08
    • G06F12/0888G06F12/0893Y02D10/13
    • A system and method for efficiently determining whether a requested memory location is in a large row-based memory of a computing system. A computing system includes a processing unit that generates memory requests on a first chip and a cache (LLC) on a second chip connected to the first chip. The processing unit includes an access filter that determines whether to access the cache. The cache is fabricated on top of the processing unit. The processing unit determines whether to access the access filter for a given memory request. The processing unit accesses the access filter to determine whether given data associated with a given memory request is stored within the cache. In response to determining the access filter indicates the given data is not stored within the cache, the processing unit generates a memory request to send to off-package memory.
    • 一种用于有效地确定所请求的存储器位置是否在计算系统的大型基于行的存储器中的系统和方法。 计算系统包括处理单元,其在与第一芯片连接的第二芯片上的第一芯片上生成存储器请求和高速缓存(LLC)。 处理单元包括确定是否访问高速缓存的访问过滤器。 高速缓存是在处理单元之上制造的。 处理单元确定是否访问给定存储器请求的访问过滤器。 处理单元访问访问过滤器以确定与给定存储器请求相关联的给定数据是否存储在高速缓存中。 响应于确定访问过滤器指示给定数据未被存储在高速缓存中,处理单元产生存储器请求以发送到脱机存储器。
    • 8. 发明授权
    • Method and apparatus for batching memory requests
    • 批量存储器请求的方法和装置
    • US08775762B2
    • 2014-07-08
    • US13465153
    • 2012-05-07
    • Gabriel H. LohRachata Ausavarungnirun
    • Gabriel H. LohRachata Ausavarungnirun
    • G06F12/02G06F13/16
    • G06F13/1642
    • A memory controller includes a batch unit, a batch scheduler, and a memory command scheduler. The batch unit includes a plurality of source queues for receiving memory requests from a plurality of sources. Each source is associated with a selected one of the source queues. The batch unit is operable to generate batches of memory requests in the source queues. The batch scheduler is operable to select a batch from one of the source queues. The memory command scheduler is operable to receive the selected batch from the batch scheduler and issue the memory requests in the selected batch to a memory interfacing with the memory controller.
    • 存储器控制器包括批量单元,批量调度器和存储器命令调度器。 批量单元包括用于从多个源接收存储器请求的多个源队列。 每个源与选定的一个源队列相关联。 批处理单元可操作以在源队列中生成批次的存储器请求。 批处理调度器可操作以从源队列中的一个队列中选择一批。 存储器命令调度器可操作以从批处理调度器接收所选批次,并将所选批次中的存储器请求发送到与存储器控制器接口的存储器。