会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Use of emphasis to equalize high speed signal quality
    • 使用重点来平衡高速信号质量
    • US08229048B2
    • 2012-07-24
    • US12208898
    • 2008-09-11
    • Gabriel C. RiskDrew G. DoblarPruthvi A. Chaudhari
    • Gabriel C. RiskDrew G. DoblarPruthvi A. Chaudhari
    • H04B1/10
    • H04L25/03012
    • A method, apparatus, and system for minimizing ringing in a high speed channel between a transmitter and a receiver in a circuit, including a component for initializing an n-tap equalization filter. The n-tap equalization filter includes numerous taps, each associated with each of numerous jitter pulses received from the transmitter at the receiver and over the channel. Many of the jitter pulses are greater than two. Further, each tap occurs at a time-domain point related to a time of a corresponding jitter pulse included within the numerous jitter pulses. Moreover, a component for applying the n-tap equalization filter to a subsequent signal sent over the channel is also included.
    • 一种用于最小化电路中的发射机和接收机之间的高速信道中的振铃的方法,装置和系统,包括用于初始化n抽头均衡滤波器的组件。 n抽头均衡滤波器包括多个抽头,每个抽头与接收器处的发射机和信道上的多个抖动脉冲中的每一个相关联。 许多抖动脉冲大于2。 此外,每个抽头发生在与包括在许多抖动脉冲内的相应抖动脉冲的时间相关的时域点。 此外,还包括用于将n抽头均衡滤波器应用于通过信道发送的后续信号的分量。
    • 3. 发明申请
    • LOW JITTER AND HIGH BANDWIDTH CLOCK DATA RECOVERY
    • 低抖动和高带宽时钟数据恢复
    • US20100158177A1
    • 2010-06-24
    • US12342825
    • 2008-12-23
    • Drew G. DoblarDawei HuangGabriel C. Risk
    • Drew G. DoblarDawei HuangGabriel C. Risk
    • H04L7/00
    • H04L7/0062H04L7/0334H04L7/0337H04L7/10
    • A method of implementing a low jitter and high bandwidth clock and data recovery (CDR) apparatus includes acquiring early, optimal, and late votes; determining which votes are allowed and weighted; disallowing votes not determined to as allowed; weighing votes, wherein votes that would make the CDR move to an extreme of a zero crossing are weighted less; and accumulating votes and adjusting a recovered clock phase based on the accumulated votes. A computer readable medium storing instructions to implement a low jitter and high bandwidth CDR apparatus, the instructions includes functionality to: acquiring early, optimal, and late votes; determining which votes are allowed and weighted; disallowing votes not determined to as allowed; weighing votes, wherein votes that would make the CDR move to an extreme of a zero crossing are weighted less; and accumulating votes and adjust recovered clock phase.
    • 实现低抖动和高带宽时钟和数据恢复(CDR)装置的方法包括获取早期,最佳和晚期投票; 确定哪些投票是允许和加权的; 不允许票决定为允许; 称投票,其中使CDR移动到零交叉极端的投票被加权较少; 根据累计投票累积投票数,调整恢复时钟阶段。 一种存储用于实现低抖动和高带宽CDR装置的指令的计算机可读介质,所述指令包括以下功能:获取早期,最佳和晚期投票; 确定哪些投票是允许和加权的; 不允许票决定为允许; 称投票,其中使CDR移动到零交叉极端的投票被加权较少; 累积投票并调整恢复时钟阶段。
    • 4. 发明授权
    • System memory board subsystem using DRAM with stacked dedicated high speed point to point links
    • 系统内存板子系统采用DRAM搭载专用高速点对点链接
    • US07409491B2
    • 2008-08-05
    • US11302728
    • 2005-12-14
    • Drew G. DoblarGabriel C. RiskChung-Hsiao R. Wu
    • Drew G. DoblarGabriel C. RiskChung-Hsiao R. Wu
    • G06F13/14
    • G06F13/1684G11C5/00
    • A memory system comprising memory modules including memory chips stacked with switching circuits. A memory controller coupled to the memory modules is configured to initiate memory accesses. When a stacked switching circuit detects the memory access, the switching circuit routes the access to another memory module if the access is not directed to a memory chip of the receiving memory module, or processes the access locally if the access is directed to a memory chip of the receiving memory module. The memory controller and memory modules are coupled via bi-directional serial links. Each memory module may include multiple stacked switching circuits, each of which may be coupled to fewer than all of the memory chips within the memory module. Switching circuits further include circuitry configured to de-serialize data prior to conveyance to a memory chip, and serialize data received from a DRAM chip prior to transmitting the received data. Switching circuits may be coupled to a stacked memory chip via a flexible interconnect, and may also be manufactured side by side with a corresponding memory chip on a flexible circuit board.
    • 一种包括存储器模块的存储器系统,包括堆叠有开关电路的存储器芯片。 耦合到存储器模块的存储器控​​制器被配置为启动存储器访问。 当堆叠的开关电路检测到存储器访问时,如果访问不被引导到接收存储器模块的存储器芯片,则切换电路将访问路由到另一个存储器模块,或者如果访问被定向到存储器芯片则在本地处理访问 的接收存储器模块。 存储器控制器和存储器模块通过双向串行链路耦合。 每个存储器模块可以包括多个堆叠的开关电路,每个存储器模块可以耦合到比存储器模块内的所有存储器芯片少。 开关电路还包括被配置为在传送到存储器芯片之前对数据进行反序列化的电路,以及在发送所接收的数据之前串行从DRAM芯片接收的数据。 开关电路可以通过柔性互连耦合到堆叠的存储器芯片,并且还可以与柔性电路板上的对应的存储器芯片并排地制造。
    • 5. 发明授权
    • Reliability clock domain crossing
    • 可靠性时钟域交叉
    • US07224638B1
    • 2007-05-29
    • US11304166
    • 2005-12-15
    • Gabriel C. RiskLeandro A. Chua, Jr.Drew G. Doblar
    • Gabriel C. RiskLeandro A. Chua, Jr.Drew G. Doblar
    • G11C8/00
    • G11C7/20G11C7/22G11C7/222
    • A data communications system is disclosed. The data communications system comprises two clock domains. A first clock domain includes a transmitter and a first clock signal. A second clock domain includes a receiver and a second clock signal. The transmitter conveys the first clock signal and a data signal to the receiver. The receiver: (a) counts a first number of transitions of the second clock signal in response to detecting a transition of the first clock signal; (b) maintains a first count of the number of transitions of the second clock signal; (c) samples the data signal and maintains a second count of the number of transitions of the second clock signal in response to detecting the first count equals a first pre-determined value; and (d) samples the data signal and resets the second count in response to detecting the second count equals a second pre-determined value.
    • 公开了一种数据通信系统。 数据通信系统包括两个时钟域。 第一时钟域包括发射机和第一时钟信号。 第二时钟域包括接收机和第二时钟信号。 发射机将第一时钟信号和数据信号传送到接收机。 接收机:(a)响应于检测到第一时钟信号的转变,对第二时钟信号的第一数量的转换进行计数; (b)维持第二时钟信号的转换次数的第一计数; (c)对所述数据信号进行采样,并响应于检测到所述第一计数等于第一预定值而维持所述第二时钟信号的转换次数的第二计数; 以及(d)对数据信号进行采样,并且响应于检测到第二计数等于第二预定值而复位第二计数。
    • 6. 发明授权
    • Reliable startup and steady-state of estimation based CDR and DFE
    • 基于CDR和DFE的可靠启动和稳定估计
    • US07636408B2
    • 2009-12-22
    • US11445781
    • 2006-06-01
    • Jason H. BauDrew G. DoblarGabriel C. Risk
    • Jason H. BauDrew G. DoblarGabriel C. Risk
    • H04L7/00
    • H04L25/03038H04L7/0004H04L7/0087H04L7/033H04L25/03057H04L25/03885H04L2025/03656H04L2025/03751H04L2025/03764
    • An apparatus and methods for recovering a clock and a data stream from a source synchronous input data stream are disclosed. The apparatus comprises a filter, a decision feedback equalizer (DFE), a phase error detector, and a clock generator. The input data stream is coupled to the filter and the DFE. The DFE synchronizes the input data stream to a clock generated by the clock generator. A filter output and a DFE output are each coupled to the phase error detector. During an initialization period, the phase error detector conveys a phase error to the clock generator based on one or more phase error estimates of the filter output and during a period of steady-state operation, the phase error detector conveys a phase error to the clock generator based on one or more phase error estimates of the DFE output. The output of the DFE comprises a recovered data stream.
    • 公开了一种用于从源同步输入数据流恢复时钟和数据流的装置和方法。 该装置包括滤波器,判决反馈均衡器(DFE),相位误差检测器和时钟发生器。 输入数据流耦合到滤波器和DFE。 DFE将输入数据流同步到时钟发生器产生的时钟。 滤波器输出和DFE输出各自耦合到相位误差检测器。 在初始化期间,相位误差检测器基于滤波器输出的一个或多个相位误差估计和在稳态运行期间向时钟发生器传送相位误差,相位误差检测器将相位误差传送到时钟 基于DFE输出的一个或多个相位误差估计的发生器。 DFE的输出包括恢复的数据流。
    • 8. 发明授权
    • System memory board subsystem using DRAM with integrated high speed point to point links
    • 系统内存板子系统采用DRAM集成高速点对点链接
    • US07533212B1
    • 2009-05-12
    • US11254948
    • 2005-10-20
    • Drew G. DoblarGabriel C. RiskChung-Hsiao Wu
    • Drew G. DoblarGabriel C. RiskChung-Hsiao Wu
    • G06F12/02
    • G06F13/426
    • A memory system comprising memory modules including memory chips including integrated switching circuits. A memory controller coupled to the memory modules is configured to initiate memory accesses. When a switching circuit within a memory chip detects the memory access, the switching circuit routes the access to another memory module if the access is not directed to a memory chip of the receiving memory module, or processes the access locally if the access is directed to a memory chip of the receiving memory module. The memory controller and memory modules are coupled via bi-directional serial links. Each memory module may include multiple switching circuits, each of which may be coupled to fewer than all of the memory chips within the memory module. Switching circuits further include circuitry configured to de-serialize data prior to conveyance to a memory chip, and serialize data received from a DRAM chip prior to transmitting the received data.
    • 一种包括存储器模块的存储器系统,包括集成开关电路的存储器芯片。 耦合到存储器模块的存储器控​​制器被配置为启动存储器访问。 当存储器芯片内的开关电路检测到存储器访问时,如果访问不被引导到接收存储器模块的存储器芯片,则切换电路将访问路由到另一个存储器模块,或者如果访问指向 接收存储器模块的存储芯片。 存储器控制器和存储器模块通过双向串行链路耦合。 每个存储器模块可以包括多个开关电路,每个开关电路可以耦合到比存储器模块内的所有存储器芯片少。 开关电路还包括被配置为在传送到存储器芯片之前对数据进行反序列化的电路,以及在发送所接收的数据之前串行从DRAM芯片接收的数据。
    • 9. 发明授权
    • Low jitter and high bandwidth clock data recovery
    • 低抖动和高带宽时钟数据恢复
    • US08249199B2
    • 2012-08-21
    • US12342825
    • 2008-12-23
    • Drew G. DoblarDawei HuangGabriel C. Risk
    • Drew G. DoblarDawei HuangGabriel C. Risk
    • H04L27/06
    • H04L7/0062H04L7/0334H04L7/0337H04L7/10
    • A method of implementing a low jitter and high bandwidth clock and data recovery (CDR) apparatus includes acquiring early, optimal, and late votes; determining which votes are allowed and weighted; disallowing votes not determined to as allowed; weighing votes, wherein votes that would make the CDR move to an extreme of a zero crossing are weighted less; and accumulating votes and adjusting a recovered clock phase based on the accumulated votes. A computer readable medium storing instructions to implement a low jitter and high bandwidth CDR apparatus, the instructions includes functionality to: acquiring early, optimal, and late votes; determining which votes are allowed and weighted; disallowing votes not determined to as allowed; weighing votes, wherein votes that would make the CDR move to an extreme of a zero crossing are weighted less; and accumulating votes and adjust recovered clock phase.
    • 实现低抖动和高带宽时钟和数据恢复(CDR)装置的方法包括获取早期,最佳和晚期投票; 确定哪些投票是允许和加权的; 不允许票决定为允许; 称投票,其中使CDR移动到零交叉极端的投票被加权较少; 根据累计投票累积投票数,调整恢复时钟阶段。 一种存储用于实现低抖动和高带宽CDR装置的指令的计算机可读介质,所述指令包括以下功能:获取早期,最佳和晚期投票; 确定哪些投票是允许和加权的; 不允许票决定为允许; 称投票,其中使CDR移动到零交叉极端的投票被加权较少; 累积投票并调整恢复时钟阶段。
    • 10. 发明授权
    • Reducing latency when activating a power supply unit
    • 启动电源单元时减少延迟
    • US08543848B2
    • 2013-09-24
    • US12886711
    • 2010-09-21
    • Michael BushueDrew G. Doblar
    • Michael BushueDrew G. Doblar
    • G06F1/26G06F1/32
    • H02M1/36H02J9/005
    • A method for reducing latency using a charging module when activating a power supply unit (PSU) among a plurality of PSUs in a power supply system. The method includes: Receiving, by the PSU from a power input feed, input power; receiving, from a supply bus shared by the plurality of PSUs, a first controlled signal designating a status of the PSU as standby; disabling, in response to the first controlled signal, a switching regulator of the PSU; receiving, from a voltage rail of the supply bus, charge flowing through a resistor of the charging module to maintain a charge of an output capacitor of the switching regulator; receiving a second controlled signal designating the status of the PSU as active; enabling the switching regulator; outputting a voltage from the PSU through the charging module to the voltage rail; and charging the output capacitor using the PSU.
    • 一种当在电源系统中的多个PSU中激活电源单元(PSU)时,使用充电模块来减少等待时间的方法。 该方法包括:通过PSU从电源输入馈线接收输入电源; 从所述多个PSU共享的供电总线接收将所述PSU的状态指定为待机的第一受控信号; 响应于第一受控信号,禁用PSU的开关调节器; 从所述电源总线的电压轨道接收流过所述充电模块的电阻器的电荷,以维持所述开关调节器的输出电容器的电荷; 接收指定PSU状态为活动的第二受控信号; 启用开关稳压器; 将来自PSU的电压通过充电模块输出到电压轨; 并使用PSU对输出电容器充电。