会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • BIT SHADOWING IN A MEMORY SYSTEM
    • 记忆系统中的位冲突
    • US20100005345A1
    • 2010-01-07
    • US12165799
    • 2008-07-01
    • Frank D. FerraioloDaniel M. DrepsKevin C. GowerRobert J. Reese
    • Frank D. FerraioloDaniel M. DrepsKevin C. GowerRobert J. Reese
    • G06F11/00
    • G06F11/167G06F11/073G06F11/076G06F11/1004G06F11/2007G11C5/04G11C29/02G11C29/022
    • A communication interface device, system, method, and design structure for bit shadowing in a memory system are provided. The communication interface device includes shadow selection logic to select a driver bit position as a shadowed driver value, and line drivers to transmit data for the selected driver bit position and the shadowed driver value on separate link segments of a bus. The communication interface device also includes shadow compare logic to compare a selected received value with a shadowed received value from the bus and identify a miscompare in response to a mismatch of the compare, and shadow counters to count a rate of the miscompare relative to a bus error rate over a period of time. A defective link segment is identified in response to the rate of the miscompare within a predefined threshold of the bus error rate.
    • 提供了一种用于存储器系统中的位阴影的通信接口设备,系统,方法和设计结构。 通信接口设备包括用于选择驱动器位位置作为阴影驱动器值的阴影选择逻辑,以及线驱动器,以在总线的单独链路段上传送所选择的驱动器位位置和阴影驱动器值的数据。 通信接口设备还包括阴影比较逻辑,以将所选择的接收值与来自总线的阴影接收值进行比较,并且识别响应于比较不匹配的错误比较,以及阴影计数器来计数相对于总线的误比率 错误率在一段时间内。 响应于在总线错误率的预定阈值内的错误比较的速率来识别有缺陷的链路段。
    • 3. 发明申请
    • ENHANCED MICROPROCESSOR INTERCONNECT WITH BIT SHADOWING
    • 增强微处理器互连与位冲洗
    • US20100005349A1
    • 2010-01-07
    • US12165848
    • 2008-07-01
    • Frank D. FerraioloDaniel M. DrepsKevin C. GowerRobert J. Reese
    • Frank D. FerraioloDaniel M. DrepsKevin C. GowerRobert J. Reese
    • G06F11/00
    • G06F11/2007G06F11/0724G06F11/076H04L1/20
    • A processing device, processing system, method, and design structure for an enhanced microprocessor interconnect with bit shadowing are provided. The processing device includes shadow selection logic to select a driver bit position as a shadowed driver value, and line drivers to transmit data for the selected driver bit position and the shadowed driver value on separate link segments of a bus. The processing device also includes shadow compare logic to compare a selected received value with a shadowed received value from the bus and identify a miscompare in response to a mismatch of the compare, and shadow counters to count a rate of the miscompare relative to a bus error rate over a period of time. A defective link segment is identified in response to the rate of the miscompare within a predefined threshold of the bus error rate.
    • 提供了一种用于具有位阴影的增强型微处理器互连的处理装置,处理系统,方法和设计结构。 处理装置包括阴影选择逻辑以选择驱动器位位置作为阴影驱动器值,以及线驱动器,用于在总线的单独链路段上传送所选择的驱动器位位置和阴影驱动器值的数据。 处理装置还包括阴影比较逻辑,以将所选接收值与来自总线的阴影接收值进行比较,并根据比较不匹配识别错误比较,并且阴影计数器计数误差相对于总线误差的速率 率一段时间。 响应于在总线错误率的预定阈值内的错误比较的速率来识别有缺陷的链路段。