会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Semiconductor device and method of forming a semiconductor device
    • 半导体装置及其制造方法
    • US07714407B2
    • 2010-05-11
    • US11847201
    • 2007-08-29
    • Florin UdreaCerdin Lee
    • Florin UdreaCerdin Lee
    • H01L29/00H01L21/8238
    • H01L29/861H01L29/0615H01L29/0649H01L29/0653H01L29/0692H01L29/0696H01L29/404H01L29/7394H01L29/7824H01L29/8611
    • A high voltage/power semiconductor device has a semiconductor layer having a high voltage terminal end and a low voltage terminal end. A drift region extends between the high and low voltage terminal ends. A dielectric layer is provided above the drift region. An electrical conductor extends across at least a part of the dielectric layer above the drift region, the electrical conductor being connected or connectable to the high voltage terminal end. The drift region has plural trenches positioned below the electrical conductor. The trenches extend laterally across at least a part of the drift region in the direction transverse the direction between the high and low voltage terminal ends of the semiconductor layer, each trench containing a dielectric material. The trenches improve the distribution of electric field in the device in the presence of the electrical conductor.
    • 高电压/功率半导体器件具有具有高电压终端和低电压终端的半导体层。 漂移区域在高压端子和低压端子之间延伸。 在漂移区域的上方设置电介质层。 电导体延伸穿过漂移区域上方的电介质层的至少一部分,电导体连接或连接到高电压终端。 漂移区域具有位于电导体下方的多个沟槽。 沟槽横跨横穿半导体层的高压端子和低电压端子之间的方向横向延伸穿过漂移区域的至少一部分,每个沟槽包含电介质材料。 沟槽在电导体存在的情况下改善了器件中电场的分布。
    • 2. 发明申请
    • SEMICONDUCTOR DEVICE AND METHOD OF FORMING A SEMICONDUCTOR DEVICE
    • 半导体器件及形成半导体器件的方法
    • US20090057831A1
    • 2009-03-05
    • US11847201
    • 2007-08-29
    • Florin UdreaCerdin Lee
    • Florin UdreaCerdin Lee
    • H01L29/66H01L21/76
    • H01L29/861H01L29/0615H01L29/0649H01L29/0653H01L29/0692H01L29/0696H01L29/404H01L29/7394H01L29/7824H01L29/8611
    • A high voltage/power semiconductor device has a semiconductor layer having a high voltage terminal end and a low voltage terminal end. A drift region extends between the high and low voltage terminal ends. A dielectric layer is provided above the drift region. An electrical conductor extends across at least a part of the dielectric layer above the drift region, the electrical conductor being connected or connectable to the high voltage terminal end. The drift region has plural trenches positioned below the electrical conductor. The trenches extend laterally across at least a part of the drift region in the direction transverse the direction between the high and low voltage terminal ends of the semiconductor layer, each trench containing a dielectric material. The trenches improve the distribution of electric field in the device in the presence of the electrical conductor.
    • 高电压/功率半导体器件具有具有高电压终端和低电压终端的半导体层。 漂移区域在高压端子和低压端子之间延伸。 在漂移区域的上方设置电介质层。 电导体延伸穿过漂移区域上方的电介质层的至少一部分,电导体连接或连接到高电压终端。 漂移区域具有位于电导体下方的多个沟槽。 沟槽横跨横穿半导体层的高压端子和低电压端子之间的方向横向延伸穿过漂移区域的至少一部分,每个沟槽包含电介质材料。 沟槽在电导体存在的情况下改善了器件中电场的分布。
    • 5. 发明授权
    • Semiconductor device and method for forming the same
    • 半导体装置及其形成方法
    • US07994569B2
    • 2011-08-09
    • US12186966
    • 2008-08-06
    • Florin UdreaChih-Wei Hsu
    • Florin UdreaChih-Wei Hsu
    • H01L29/76
    • H01L29/7397H01L29/0834H01L29/66348
    • A bipolar high voltage/power semiconductor device having a low voltage terminal and a high voltage terminal is disclosed. The bipolar high voltage/power semiconductor is a vertical insulated gate bipolar transistor with injection efficiency adjustment formed by highly doped n+ islands in a p+ anode layer. The device has a vertical drift region of a first conductivity type and having vertical first and second ends. In one example, a region of the second conductivity type is provided at the second end of the vertical drift region connected directly to the vertical high voltage terminal. In another example, a vertical buffer region of the first conductivity type is provided at the vertical second end of the vertical drift region and a vertical region of a second conductivity type is provided on the other side of the vertical buffer region and connected to the vertical high voltage terminal. A plurality of electrically floating lateral island regions are provided within the vertical drift region at or towards the vertical second end of the vertical drift region, the plurality of electrically floating lateral island regions being of the first conductivity type and being more highly doped than the drift region.
    • 公开了一种具有低电压端子和高电压端子的双极型高压/功率半导体器件。 双极性高压/功率半导体是垂直绝缘栅双极晶体管,其具有由p +阳极层中的高掺杂n +岛形成的注入效率调节。 该器件具有第一导电类型的垂直漂移区,并具有垂直的第一和第二端。 在一个示例中,第二导电类型的区域设置在直接连接到垂直高压端子的垂直漂移区域的第二端。 在另一示例中,第一导电类型的垂直缓冲区域设置在垂直漂移区域的垂直第二端,并且第二导电类型的垂直区域设置在垂直缓冲区域的另一侧并连接到垂直方向 高压端子。 多个电浮动横向岛区域设置在垂直漂移区域内或垂直于垂直漂移区域的垂直第二端处,多个电浮动横向岛区域是第一导电类型并且比漂移更高的掺杂 地区。
    • 9. 发明申请
    • DOUBLE GATE INSULATED GATE BIPOLAR TRANSISTOR
    • 双门绝缘门双极晶体管
    • US20090008674A1
    • 2009-01-08
    • US11863231
    • 2007-09-27
    • Florin Udrea
    • Florin Udrea
    • H01L29/745H01L21/331
    • H01L29/7397H01L29/0696H01L29/4232H01L29/66348H01L29/7396
    • Double gate IGBT having both gates referred to a cathode in which a second gate is for controlling flow of hole current. In on-state, hole current can be largely suppressed. While during switching, hole current is allowed to flow through a second channel. Incorporating a depletion-mode p-channel MOSFET having a pre-formed hole channel that is turned ON when 0V or positive voltages below a specified threshold voltage are applied between second gate and cathode, negative voltages to the gate of p-channel are not used. Providing active control of holes amount that is collected in on-state by lowering base transport factor through increasing doping and width of n well or by reducing injection efficiency through decreasing doping of deep p well. Device includes at least anode, cathode, semiconductor substrate, n− drift region, first & second gates, n+ cathode region; p+ cathode short, deep p well, n well, and pre-formed hole channel.
    • 具有两个栅极的双栅极IGBT指的是其中第二栅极用于控制空穴电流的阴极。 在导通状态下,可以大大抑制空穴电流。 在切换期间,允许空穴电流流过第二通道。 结合具有预形成的空穴通道的耗尽型p沟道MOSFET,当0V或者低于特定阈值电压的正电压被施加在第二栅极和阴极之间时,其导通的电压不被用于p沟道栅极的负电压 。 通过增加n阱的掺杂和宽度降低碱运输因子,或者通过减少深阱的掺杂降低注入效率,提供通过积极收集的空穴量的主动控制。 器件至少包括阳极,阴极,半导体衬底,n-漂移区,第一和第二栅极,n +阴极区域; p +阴极短,深p阱,n阱和预形成的孔道。
    • 10. 发明授权
    • Semiconductor device in which an injector region is isolated from a substrate
    • 注射器区域与衬底隔离的半导体器件
    • US07465964B2
    • 2008-12-16
    • US11321051
    • 2005-12-30
    • Florin Udrea
    • Florin Udrea
    • H01L29/735
    • H01L29/7394H01L29/0834H01L29/0847H01L29/402
    • A high voltage/power semiconductor device has a substrate, an insulating layer on the substrate, and a semiconductor layer on the insulating layer. Low and high voltage terminals are connected to the semiconductor layer. The device has a control terminal. The semiconductor layer includes a drift region and a relatively highly doped injector region between the drift region and the high voltage terminal. The device has a relatively highly doped region in electrical contact with the highly doped injector region and the high voltage terminal and forming a semiconductor junction with the substrate. The combination of the insulating layer and the relatively highly doped region of the first conductivity type effectively isolate the highly doped injector region from the substrate.
    • 高电压/功率半导体器件具有衬底,衬底上的绝缘层和绝缘层上的半导体层。 低压端子和高压端子连接到半导体层。 该设备具有控制终端。 半导体层包括位于漂移区和高电压端之间的漂移区和相对高掺杂的注入区。 该器件具有与高度掺杂的注入器区域和高电压端子电接触的相对高掺杂的区域,并与衬底形成半导体结。 绝缘层和第一导电类型的相对高掺杂区域的组合有效地将高度掺杂的注入器区域与衬底隔离。