会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • Glitch protect valid cell and method for maintaining a desired state value
    • 毛刺保护有效的单元格和方法以保持所需的状态值
    • US20070019454A1
    • 2007-01-25
    • US11184346
    • 2005-07-19
    • Derick BehrendsChad AdamsRyan KivimagiAnthony AipperspachRobert Krentler
    • Derick BehrendsChad AdamsRyan KivimagiAnthony AipperspachRobert Krentler
    • G11C15/00
    • G11C15/00G11C7/24
    • A glitch protect valid cell and method for maintaining a desired logic state value in response to a glitch signal and a timing signal. The glitch protect valid cell may be integrated with a content addressable memory (CAM) array for indicating whether word data stored within the CAM is valid. The glitch protect valid cell includes a memory element, a state machine, and a glitch protect circuit each responsive to one another. The glitch protect circuit includes a propagation delay assembly and a restore assembly electrically coupled to one another. The propagation delay assembly includes a first pull down network and a NOR gate electrically coupled to one another. The restore assembly includes a second pull down network electrically coupled to the propagation delay assembly. The first pull down network is responsive to the glitch signal and the timing signal to selectively engage the NOR gate. In a glitch protect condition, the glitch protect valid cell restores the initial logic state value of the true valid bit despite at least one glitch signal invalidating the initial value. As such, the first pull down network resets the initial state value of the true valid bit according to the timing signal and the glitch signal supplied to the glitch protect circuit. The initial state value of a true valid bit is restored in the memory element with the second pull down network via the timing signal and a restore signal provided by an enabled pull up network within the NOR gate. Specifically, the second pull down network is responsive to the pull up network selectively enabled within the NOR gate and resets the complement valid bit in the memory element to consequently restore the initial state value of the true valid bit.
    • 毛刺保护有效单元和方法,用于响应于毛刺信号和定时信号来维持所需的逻辑状态值。 毛刺保护有效单元可以与内容可寻址存储器(CAM)阵列集成,用于指示存储在CAM内的字数据是否有效。 毛刺保护有效单元包括每个彼此响应的存储元件,状态机和毛刺保护电路。 毛刺保护电路包括彼此电耦合的传播延迟组件和恢复组件。 传播延迟组件包括彼此电耦合的第一下拉网络和或非门极。 恢复组件包括电耦合到传播延迟组件的第二下拉网络。 第一下拉网络响应于毛刺信号和定时信号以选择性地接合或非门。 在毛刺保护条件下,尽管至少有一个毛刺信号使初始值无效,但毛刺保护有效单元仍恢复真有效位的初始逻辑状态值。 这样,第一下拉网络根据提供给毛刺保护电路的定时信号和毛刺信号来重置真有效位的初始状态值。 通过定时信号,通过第二下拉网络在存储器元件中恢复真有效位的初始状态值,以及由或非门内由使能的上拉网络提供的恢复信号。 具体地,第二下拉网络响应于在或非门内选择性启用的上拉网络,并且重置存储器元件中的补码有效位,从而恢复真有效位的初始状态值。
    • 4. 发明申请
    • Maskable dynamic logic
    • 可屏蔽动态逻辑
    • US20070018690A1
    • 2007-01-25
    • US11186608
    • 2005-07-21
    • Derick BehrendsRyan KivimagiChihhung Liao
    • Derick BehrendsRyan KivimagiChihhung Liao
    • H03K19/096
    • H03K19/0963
    • An apparatus and method provide logically controlled masking of one or more maskable data bits from a plurality of data bits that are input to a dynamic logic circuit. No masking logic and attendant delay penalty is coupled in the data path that is not needed for unmasked bits from the plurality of data bits that do not need masking. A system clock has a precharge phase and an evaluate phase. A first clock buffer is coupled to a precharge switch and precharges a dynamic node during the precharge phase. A second clock buffer having substantially the same delay from system clock input to an output of the second clock buffer is gated by a derivative of a mask. The output of the second clock buffer controls one or more switches in series with switches controlled by the maskable data bits.
    • 一种装置和方法从输入到动态逻辑电路的多个数据位提供一个或多个可屏蔽数据位的逻辑控制掩蔽。 在不需要掩蔽的多个数据位中的未屏蔽位不需要的数据路径中耦合掩蔽逻辑和伴随的延迟损耗。 系统时钟具有预充电阶段和评估阶段。 第一时钟缓冲器耦合到预充电开关并且在预充电阶段期间预充电动态节点。 具有从系统时钟输入到第二时钟缓冲器的输出的基本相同延迟的第二时钟缓冲器由掩模的导数来选通。 第二时钟缓冲器的输出控制与由可屏蔽数据位控制的开关串联的一个或多个开关。