会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明申请
    • Shallow amorphizing implant for gettering of deep secondary end of range defects
    • 浅非晶化植入物用于吸收深度范围缺陷的二次端
    • US20050136623A1
    • 2005-06-23
    • US10743247
    • 2003-12-22
    • Chung TanHyeokjae LeeEng ChorElgin Quek
    • Chung TanHyeokjae LeeEng ChorElgin Quek
    • H01L21/265H01L21/336H01L29/10H01L21/322
    • H01L29/6659H01L21/26513H01L21/26586H01L29/1083H01L29/6656
    • A pocket implant process to reduce defects. We provide a gate structure, on a semiconductor substrate doped with a first conductivity type dopant. We perform a pocket amorphizing implantation procedure to form a pocket implant region adjacent to the gate structure, and an amorphous pocket region. Next, we perform a shallow amorphizing implant to form an amorphous shallow implant region. The amorphous shallow implant region being formed at a second depth above the amorphous pocket region. The substrate above the amorphous shallow implant region preferably remains crystalline. We perform a S/D implant procedure to form Deep S/D regions. We perform an anneal procedure preferably comprised of a first soak step and a second spike step to recrystalilze the amorphous shallow implant region and the amorphous pocket region, The defects created by the pocket implant are reduced by the shallow amorphous implant.
    • 口袋植入法减少缺陷。 我们在掺杂有第一导电类型掺杂剂的半导体衬底上提供栅极结构。 我们执行口袋非晶化植入程序以形成与栅极结构相邻的凹穴注入区域和无定形凹穴区域。 接下来,我们执行浅非晶化植入物以形成无定形浅植入区域。 非晶浅植入区域形成在无定形袋区域上方的第二深度处。 非晶浅植入区域之上的衬底优选保持结晶。 我们执行S / D植入程序以形成深S / D区域。 我们执行优选由第一浸泡步骤和第二尖峰步骤组成的退火程序,以重结晶非晶浅注入区域和非晶质凹槽区域。由浅的非晶态植入物减少由凹穴注入产生的缺陷。
    • 5. 发明授权
    • Shallow amorphizing implant for gettering of deep secondary end of range defects
    • 浅非晶化植入物用于吸收深度范围缺陷的二次端
    • US07071069B2
    • 2006-07-04
    • US10743247
    • 2003-12-22
    • Chung Foong TanHyeokjae LeeEng Fong ChorElgin Quek
    • Chung Foong TanHyeokjae LeeEng Fong ChorElgin Quek
    • H01L21/336
    • H01L29/6659H01L21/26513H01L21/26586H01L29/1083H01L29/6656
    • A pocket implant process to reduce defects. We provide a gate structure, on a semiconductor substrate doped with a first conductivity type dopant. We perform a pocket amorphizing implantation procedure to form a pocket implant region adjacent to the gate structure, and an amorphous pocket region. Next, we perform a shallow amorphizing implant to form an amorphous shallow implant region. The amorphous shallow implant region being formed at a second depth above the amorphous pocket region. The substrate above the amorphous shallow implant region preferably remains crystalline. We perform a S/D implant procedure to form Deep S/D regions. We perform an anneal procedure preferably comprised of a first soak step and a second spike step to recrystalilze the amorphous shallow implant region and the amorphous pocket region, The defects created by the pocket implant are reduced by the shallow amorphous implant.
    • 口袋植入法减少缺陷。 我们在掺杂有第一导电类型掺杂剂的半导体衬底上提供栅极结构。 我们执行口袋非晶化植入程序以形成与栅极结构相邻的凹穴注入区域和无定形凹穴区域。 接下来,我们执行浅非晶化植入物以形成无定形浅植入区域。 非晶浅植入区域形成在无定形袋区域上方的第二深度处。 非晶浅植入区域之上的衬底优选保持结晶。 我们执行S / D植入程序以形成深S / D区域。 我们执行优选由第一浸泡步骤和第二尖峰步骤组成的退火程序,以重结晶非晶浅注入区域和非晶质凹槽区域。由浅的非晶态植入物减少由凹穴注入产生的缺陷。
    • 9. 发明申请
    • NOVEL RRAM STRUCTURE AT STI WITH SI-BASED SELECTOR
    • 基于SI的选择器的STI新型RRAM结构
    • US20140070159A1
    • 2014-03-13
    • US13611817
    • 2012-09-12
    • Shyue Seng TanEng Huat TohElgin Quek
    • Shyue Seng TanEng Huat TohElgin Quek
    • H01L21/02H01L45/00
    • H01L27/2436H01L27/2445H01L45/08H01L45/124H01L45/146H01L45/1683
    • An RRAM at an STI region is disclosed with a vertical BJT selector. Embodiments include defining an STI region in a substrate, implanting dopants in the substrate to form a well of a first polarity around and below an STI region bottom portion, a band of a second polarity over the well on opposite sides of the STI region, and an active area of the first polarity over each band of second polarity at the surface of the substrate, forming a hardmask on the active areas, removing an STI region top portion to form a cavity, forming an RRAM liner on cavity side and bottom surfaces, forming a top electrode in the cavity, removing a portion of the hardmask to form spacers on opposite sides of the cavity, and implanting a dopant of the second polarity in a portion of each active area remote from the cavity.
    • 公开了一种STI区域的RRAM,其具有垂直BJT选择器。 实施例包括在衬底中限定STI区域,在衬底中注入掺杂剂以在STI区域底部周围和下方形成第一极性的阱,在STI区域的相对侧上的阱上具有第二极性的带,以及 在基板的表面上的第二极性的每个带的第一极性的有源区域,在有源区上形成硬掩模,去除STI区域顶部以形成空腔,在腔侧和底表面上形成RRAM衬垫, 在空腔中形成顶部电极,去除硬掩模的一部分以在空腔的相对侧上形成间隔物,以及将第二极性的掺杂剂注入远离空腔的每个有效区域的一部分。