会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Method and apparatus for signal phase calibration
    • 用于信号相位校准的方法和装置
    • US08519765B2
    • 2013-08-27
    • US13228508
    • 2011-09-09
    • Mao-Hsuan ChouMin-Shueh YuanChih-Hsien Chang
    • Mao-Hsuan ChouMin-Shueh YuanChih-Hsien Chang
    • H03H11/16
    • H03K5/135H03B19/00H03L7/099
    • A method for signal phase calibration includes providing multiple periodic clock signals, including a reference signal and multiple phase shifted versions of the reference signal. The signals have a common frequency and are shifted from one another by multiples of a phase offset. An edge of a first signal is detected. The first signal is one of multiple phase shifted versions of the reference signal. The edge is a transition from a first logic value to a second logic value. The second logic value of the first signal is compared, upon detection of the edge, to a logic value of a second signal that is one of the first plurality of periodic clock signals other than the first signal. An inversion of the first signal is selectively provided based on an outcome of the comparison.
    • 用于信号相位校准的方法包括提供多个周期性时钟信号,包括参考信号和参考信号的多个相移版本。 这些信号具有共同的频率并且相互偏移倍数的相位偏移。 检测到第一信号的边缘。 第一个信号是参考信号的多个相移版本之一。 边缘是从第一逻辑值到第二逻辑值的转换。 第一信号的第二逻辑值在检测到边缘时被比较为除了第一信号之外的第一多个周期性时钟信号之一的第二信号的逻辑值。 基于比较的结果选择性地提供第一信号的反转。
    • 4. 发明授权
    • Phase lock loop (PLL) with gain control
    • 具有增益控制的锁相环(PLL)
    • US07786771B2
    • 2010-08-31
    • US12127651
    • 2008-05-27
    • Tsung-Hsien TsaiTsung-Yang HungChien-Hung ChenMin-Shueh Yuan
    • Tsung-Hsien TsaiTsung-Yang HungChien-Hung ChenMin-Shueh Yuan
    • H03L7/06
    • H03L7/093H03L7/0995H03L7/10H03L2207/06
    • A Phase Lock Loop (PLL) with gain control is provided. The PLL has a dual-path configuration, where a first and a second VCO control voltage are generated in response to a phase or frequency difference between a PLL input signal and an output signal. The PLL comprises a dynamic voltage gain control (DVGC) unit and a voltage-to-current (V2I) unit, where the DVGC creates a baseline reference current in response to the first VCO control voltage and the V2I provides a substantially linear current in response to the second VCO control voltage. The currents from the DVGC and V2I are combined and fed into a current-controlled oscillator, which generates a PLL output frequency signal. Frequency gain of the VCO is substantially reduced, thus providing a PLL with improved tuning precision.
    • 提供了具有增益控制的锁相环(PLL)。 PLL具有双路配置,其中响应于PLL输入信号和输出信号之间的相位或频率差产生第一和第二VCO控制电压。 PLL包括动态电压增益控制(DVGC)单元和电压 - 电流(V2I)单元,其中DVGC响应于第一VCO控制电压创建基准参考电流,并且V2I提供基本上线性的电流响应 到第二个VCO控制电压。 来自DVGC和V2I的电流被组合并馈送到电流控制的振荡器中,其产生PLL输出频率信号。 VCO的频率增益显着降低,从而提供具有改进的调谐精度的PLL。
    • 5. 发明授权
    • BIST circuit for phase measurement
    • 用于相位测量的BIST电路
    • US09229050B2
    • 2016-01-05
    • US13205722
    • 2011-08-09
    • Tsung-Hsien TsaiMin-Shueh YuanChih-Hsien Chang
    • Tsung-Hsien TsaiMin-Shueh YuanChih-Hsien Chang
    • G01R31/3187G01R31/30G01R31/317
    • G01R31/3016G01R31/31725G01R31/31726G01R31/31727G01R31/3187
    • A BIST circuit for high speed applications includes a phase difference detection circuit, a period-to-current conversion circuit having an input coupled to an output of the phase difference detection circuit and a current-to-voltage conversion circuit coupled to an output of the period-to-current conversion circuit. The phase difference detection circuit includes first NAND logic for receiving as inputs an input clock signal and a delayed version of an inverted version of the input clock signal; second NAND logic for receiving as inputs the inverted version of the input clock signal and a delayed version of the input clock signal; third NAND logic for receiving as inputs the input clock signal and the delayed version of the input clock signal; and fourth NAND logic for receiving as inputs the inverted version of the input clock signal and a delayed version of the inverted version of the input clock signal.
    • 用于高速应用的BIST电路包括相位差检测电路,具有耦合到相位差检测电路的输出的输入的周期到电流转换电路和耦合到该相位差检测电路的输出的电流 - 电压转换电路 周期到电流转换电路。 相位差检测电路包括用于接收输入时钟信号和输入时钟信号的反相版本的延迟版本作为输入的第一NAND逻辑; 用于接收输入时钟信号的反相版本和输入时钟信号的延迟版本的第二NAND逻辑; 用于接收输入时钟信号和输入时钟信号的延迟版本作为输入的第三NAND逻辑; 以及用于接收输入时钟信号的反相版本和输入时钟信号的反相版本的延迟版本的第四NAND逻辑。
    • 9. 发明授权
    • Phase-locked loop with start-up circuit
    • 带启动电路的锁相环
    • US07791420B2
    • 2010-09-07
    • US12330952
    • 2008-12-09
    • Chien-Hung ChenMao-Hsuan ChouTsung-Hsien TsaiMin-Shueh Yuan
    • Chien-Hung ChenMao-Hsuan ChouTsung-Hsien TsaiMin-Shueh Yuan
    • H03K3/03H03L7/099
    • H03L7/10H03L7/0995
    • A circuit includes a voltage-controlled oscillator (VCO), which includes a voltage input node having an input voltage; and a start-up circuit. The start-up circuit includes a first current path and a second current path. The first current path has a first current and is configured so that the first current increases in response to a decrease in the input voltage and decreases in response to an increase in the input voltage. The second current path has a second current and is configured so that the second current decreases in response to the decrease in the input voltage and decreases in response to the increase in the input voltage. The VCO further includes a third current path combining a first proportion of the first current and a second proportion of the second current into a combined current; and a current-controlled oscillator (CCO) including an input receiving the combined current and outputting an AC signal.
    • 电路包括压控振荡器(VCO),其包括具有输入电压的电压输入节点; 和启动电路。 启动电路包括第一电流路径和第二电流路径。 第一电流路径具有第一电流并且被配置为使得第一电流响应于输入电压的降低而增加,并且响应于输入电压的增加而减小。 第二电流路径具有第二电流并且被配置为使得第二电流响应于输入电压的降低而减小,并且响应于输入电压的增加而减小。 VCO还包括将第一电流的第一比例和第二电流的第二比例组合成组合电流的第三电流通路; 以及电流控制振荡器(CCO),其包括接收组合电流的输入并输出AC信号。