会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • APPARATUS AND METHOD FOR REDUCING PROCESSOR LATENCY
    • 减少处理器延迟的装置和方法
    • US20130124800A1
    • 2013-05-16
    • US13812168
    • 2010-07-27
    • Michael PrielDan KuzminAnton RozenLeonid Smolyansky
    • Michael PrielDan KuzminAnton RozenLeonid Smolyansky
    • G06F12/08
    • G06F12/0802G06F12/0804G06F12/0811G06F12/0877G06F13/28
    • There is provided a data processing system comprising a central processing unit, a processor cache memory operably coupled to the central processing unit and an external connection operably coupled to the central processing unit and processor cache memory in which a portion of the data processing system is arranged to load data directly from the external connection into the processor cache memory and modify a source address of said directly loaded data. There is also provided a method of improving latency in a data processing system having a central processing unit operably coupled to a processor cache memory and an external connection operably coupled to the central processing unit and processor cache memory, comprising loading data directly from the external connection into the processor cache memory and modifying a source address for said data to become indicative of a location other than from the external connection.
    • 提供了一种数据处理系统,包括中央处理单元,可操作地耦合到中央处理单元的处理器高速缓冲存储器和可操作地耦合到中央处理单元和处理器高速缓存存储器的外部连接,其中数据处理系统的一部分被布置 将数据直接从外部连接加载到处理器高速缓冲存储器中,并修改所述直接加载数据的源地址。 还提供了一种改进数据处理系统中的等待时间的方法,该系统具有可操作地耦合到处理器高速缓冲存储器的中央处理单元和可操作地耦合到中央处理器和处理器高速缓存存储器的外部连接,包括直接从外部连接 进入处理器高速缓冲存储器并修改所述数据的源地址以变成指示来自外部连接的位置。
    • 4. 发明授权
    • System and method for arbitrating between memory access requests
    • 在内存访问请求之间进行仲裁的系统和方法
    • US08171187B2
    • 2012-05-01
    • US12179799
    • 2008-07-25
    • Anton RozenRoman MostinskiMichael PrielLeonid Smolyansky
    • Anton RozenRoman MostinskiMichael PrielLeonid Smolyansky
    • G06F3/00
    • G06F13/1605Y02D10/14
    • A system having memory access capabilities, the system includes: (i) a dynamic voltage and frequency scaling (DVFS) controller, adapted to determine a level of a voltage supply supplied to a first memory access requester and a frequency of a clock signal provided to the first memory access requester and to generate a DVFS indication that is indicative of the determination; (ii) a hardware access request determination module, adapted to determine a priority of memory access request issued by the first memory access requester in response to the DVFS indication; and (iii) a direct memory access arbitrator, adapted to arbitrate between memory access requests issued by the first memory access requester and another memory access requester in response to priorities associated with the memory access requests.
    • 一种具有存储器访问能力的系统,该系统包括:(i)动态电压和频率缩放(DVFS)控制器,适于确定提供给第一存储器访问请求者的电压电平的电平和提供给 所述第一存储器访问请求器并且生成指示所述确定的DVFS指示; (ii)硬件访问请求确定模块,用于响应于所述DVFS指示确定由所述第一存储器访问请求者发出的存储器访问请求的优先级; 以及(iii)直接存储器访问仲裁器,适于响应于与所述存储器访问请求相关联的优先级,在由所述第一存储器访问请求者发出的存储器访问请求与另一存储器访问请求者之间进行仲裁。
    • 7. 发明申请
    • System and Method For Storing State Information
    • 用于存储状态信息的系统和方法
    • US20080256551A1
    • 2008-10-16
    • US12067587
    • 2005-09-21
    • Michael PrielDan KuzminLeonid Smolyansky
    • Michael PrielDan KuzminLeonid Smolyansky
    • G06F9/46
    • G06F9/462
    • A method for storing state information, the method includes storing, at a first circuit, state information representative of a state of a second circuit while the second circuit enters a low power mode; characterized by receiving an indication that a task switching from a first task to a second task should occur; storing a state information representative of a state of the second circuit, at the first circuit; receiving an indication that the first task should be resumed; and writing the stored state information from the first circuit to the second circuit. A system includes a first circuit and a second circuit, whereas the first circuit is connected to the second circuit and is adapted to store state information representative of a state of a second circuit; characterized by including a controller adapted to control a storage of the state information if at least a portion of the second circuit is powered down or if the second circuit is associated with a task switching operation.
    • 一种用于存储状态信息的方法,所述方法包括在第一电路处存储表示第二电路的状态的状态信息,同时第二电路进入低功率模式; 其特征在于接收从第一任务切换到第二任务的任务应发生的指示; 在所述第一电路处存储表示所述第二电路的状态的状态信息; 收到第一个任务应恢复的指示; 以及将所存储的状态信息从第一电路写入第二电路。 一种系统包括第一电路和第二电路,而第一电路连接到第二电路,并适于存储表示第二电路的状态的状态信息; 其特征在于包括控制器,其适于在所述第二电路的至少一部分断电或者所述第二电路与任务切换操作相关联时控制所述状态信息的存储。