会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明公开
    • 반도체 패키지 제조 장치 및 제조 방법
    • 用于制造半导体封装的装置和使用它的制造方法
    • KR1020130045696A
    • 2013-05-06
    • KR1020110110073
    • 2011-10-26
    • 삼성전자주식회사
    • 김군우정태경정용진김재홍
    • H01L21/58
    • H01L21/6836H01L2221/68336
    • PURPOSE: An apparatus for fabricating a semiconductor package and a fabricating method using the same are provided to separate a die attach film at regular intervals and to prevent divided die attach films from being combined with each other. CONSTITUTION: An apparatus for fabricating a semiconductor package includes a wafer ring(30), a wafer ring holder, a first plunger(200), and a second plunger(300). The wafer ring includes a hollow and fixes a substrate. The wafer ring holder fixes the wafer ring. The substrate is adhered on a tape and positioned in the hollow. The tape is adhered to the wafer ring. The first plunger and the second plunger are separated from each other and moves between the substrate and the wafer ring in the hollow in a first direction.
    • 目的:提供一种用于制造半导体封装的装置及其制造方法,以便以规则的间隔分开芯片附着膜并防止分开的芯片附着膜彼此组合。 构成:用于制造半导体封装的装置包括晶片环(30),晶片环保持器,第一柱塞(200)和第二柱塞(300)。 晶圆环包括中空并固定基板。 晶圆环座固定晶圆环。 将基板粘附在带上并定位在中空部分中。 胶带粘附到晶圆环上。 第一柱塞和第二柱塞彼此分离,并且在第一方向上在空腔中在基板和晶片环之间移动。
    • 6. 发明公开
    • 멀티칩 패키지
    • 多芯片包装
    • KR1020030048250A
    • 2003-06-19
    • KR1020010078137
    • 2001-12-11
    • 삼성전자주식회사
    • 이규진정태경
    • H01L23/10
    • H01L2224/48091H01L2224/48227H01L2224/49171H01L2224/73265H01L2924/15311H01L2924/00014H01L2924/00
    • PURPOSE: A multi-chip package is provided to be capable of overcoming the unstability of a bonding wire and the problem of routing by using a dummy chip including a circuit pattern. CONSTITUTION: A plurality of board pads(138) and solder pads are formed on the upper and lower portion of a board(130), respectively. A plurality of chips(111,121,131,141) are stacked on the board using an adhesive, wherein chips have chip pads(117,127,137,147), respectively. A dummy chip(210) having a metal pattern is stacked in the middle of the chips. A plurality of bonding wires(112,122,132,133,142,143) are used for connecting between chips and dummy chip, dummy chip and board, and chips and board. A plurality of solder balls(140) are attached on the lower portion of the board through solder pads. The upper portion of the resultant structure is enclosed with a molding part(160).
    • 目的:提供一种能够克服接合线的不稳定性的多芯片封装以及通过使用包括电路图案的虚设芯片进行布线的问题。 构成:在板(130)的上部和下部分别形成多个板焊盘(138)和焊盘。 使用粘合剂将多个芯片(111,121,131,141)堆叠在板上,其中芯片分别具有芯片焊盘(117,127,137,147)。 具有金属图案的虚设芯片(210)堆叠在芯片的中间。 多个接合线(112,122,132,133,142,143)用于芯片和虚拟芯片,虚拟芯片和板,芯片和板之间的连接。 通过焊盘将多个焊球(140)附接在板的下部。 所得结构的上部由模制部件(160)封闭。
    • 8. 发明公开
    • 노운 굳 다이 캐리어
    • 已知的好的载体
    • KR1020000020354A
    • 2000-04-15
    • KR1019980038949
    • 1998-09-21
    • 삼성전자주식회사
    • 정태경한찬민김영대
    • H01L23/02
    • PURPOSE: A KGD(known good die) is provided to use a prior test socket and to reduce the fabrication cost of the KGD. CONSTITUTION: A KGD carrier connects a semiconductor chip(110) to a test socket electrically in order to be applied in carrying an individual semiconductor chip or in electrical function test and burn-in test. BGA(Ball Grid Array) solder balls(150) are formed on the bottom surface of a film(130) where the semiconductor chip is mounted or a structure of the KGD carrier including a clip lead contacting the top/bottom surface of the substrate. Through the above structure, an additional cost is prevented and further the fabrication cost of the KGD is reduced by applying the KGD in the prior test socket.
    • 目的:提供KGD(已知良好的模具)以使用先前的测试插座,并降低KGD的制造成本。 构成:KGD载体将半导体芯片(110)电连接到测试插座,以便用于承载单个半导体芯片或电气功能测试和老化测试。 在安装有半导体芯片的膜(130)的底面上形成有BGA(球栅阵列)焊球(150),或者包括与基板的顶面/底面接触的夹头的KGD载体的结构。 通过上述结构,可以防止额外的成本,并且通过将KGD应用在先前的测试插座中来进一步降低KGD的制造成本。