会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 8. 发明申请
    • Non-volatile memory device and bad block remapping method
    • 非易失性存储器件和坏块重映射方法
    • US20100046292A1
    • 2010-02-25
    • US12458999
    • 2009-07-29
    • Wook-ghee HahnJai-ick SonYoun-yeol Lee
    • Wook-ghee HahnJai-ick SonYoun-yeol Lee
    • G11C16/06G11C29/00G11C8/00G11C8/10
    • G11C29/76G11C16/0483G11C2029/4402
    • A non-volatile memory device and a bad block remapping method use some of main blocks as remapping blocks to replace a bad block in a main cell block and selects remapping blocks using existing block address signals. Thus, separate bussing of remapping block address signals is not needed. The bad block remapping includes comparing an external block address input from an external source to a stored bad block address, generating a bad block flag signal when the external block address is identical to the stored bad block address, generating a remapping block address selecting the remapping blocks in response to a remapping address corresponding to the bad block address, selecting one of the external block address and the remapping block address in response to the bad block flag signal to create a selected address, and outputting a row address signal in accordance with the selected address.
    • 非易失性存储器件和坏块重映射方法使用一些主块作为重新映射块来替换主单元块中的坏块并且使用现有块地址信号来选择重映射块。 因此,不需要单独的重映射块地址信号的总线。 坏块重映射包括将外部源的外部块地址输入与存储的坏块地址进行比较,当外部块地址与存储的坏块地址相同时产生坏块标志信号,生成选择重映射的重映射块地址 响应于与坏块地址对应的重映射地址,响应于坏块标志信号选择外部块地址和重映射块地址中的一个以创建所选择的地址,并且根据该块地址信号输出行地址信号 选定的地址。
    • 9. 发明申请
    • FLASH MEMORY DEVICE HAVING SHARED ROW DECODER
    • 具有共享线解码器的闪存存储器件
    • US20090257278A1
    • 2009-10-15
    • US12247325
    • 2008-10-08
    • Wook-ghee HAHN
    • Wook-ghee HAHN
    • G11C16/04G11C8/08G11C16/06
    • G11C16/08G11C8/10G11C16/0483
    • A flash memory device includes at least two mats and a row decoder shared by the mats. Each mat includes multiple word lines, bit lines, and blocks that share the bit lines. The row decoder includes a block decoder that generates a block selection signal for selecting a block, a block word line boosting circuit that generates a high voltage block word line signal in response to the block selection signal, a word line driver that drives word line drive signals driving the word lines of the selected block using drive voltages according to an operation mode and the word lines of an unselected block using a first bias voltage, and a string selection line driver that drives a string selection signal of the selected block using a drive voltage according to the operation mode and the string selection signal of the unselected block using a second bias voltage.
    • 闪速存储器件包括由垫共享的至少两个垫和行解码器。 每个垫包括共享位线的多个字线,位线和块。 行解码器包括块解码器,其生成用于选择块的块选择信号,响应于块选择信号产生高电压块字线信号的块字线升压电路,驱动字线驱动的字线驱动器 根据操作模式和使用第一偏置电压的未选择块的字线的驱动电压来驱动所选块的字线的信号;以及串选择线驱动器,其使用驱动器驱动所选块的串选择信号 根据操作模式的电压和使用第二偏置电压的未选择块的串选择信号。
    • 10. 发明授权
    • Flash memory device having shared row decoder
    • 具有共享行解码器的闪存设备
    • US07821832B2
    • 2010-10-26
    • US12247325
    • 2008-10-08
    • Wook-ghee Hahn
    • Wook-ghee Hahn
    • G11C16/04
    • G11C16/08G11C8/10G11C16/0483
    • A flash memory device includes at least two mats and a row decoder shared by the mats. Each mat includes multiple word lines, bit lines, and blocks that share the bit lines. The row decoder includes a block decoder that generates a block selection signal for selecting a block, a block word line boosting circuit that generates a high voltage block word line signal in response to the block selection signal, a word line driver that drives word line drive signals driving the word lines of the selected block using drive voltages according to an operation mode and the word lines of an unselected block using a first bias voltage, and a string selection line driver that drives a string selection signal of the selected block using a drive voltage according to the operation mode and the string selection signal of the unselected block using a second bias voltage.
    • 闪速存储器件包括由垫共享的至少两个垫和行解码器。 每个垫包括共享位线的多个字线,位线和块。 行解码器包括块解码器,其生成用于选择块的块选择信号,响应于块选择信号产生高电压块字线信号的块字线升压电路,驱动字线驱动的字线驱动器 根据操作模式和使用第一偏置电压的未选择块的字线的驱动电压来驱动所选块的字线的信号;以及串选择线驱动器,其使用驱动器驱动所选块的串选择信号 根据操作模式的电压和使用第二偏置电压的未选择块的串选择信号。