会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明专利
    • Fish-introducing net
    • FISH引言网
    • JP2003052291A
    • 2003-02-25
    • JP2001247569
    • 2001-08-17
    • Seiji Miura誠治 三浦
    • MIURA SEIJI
    • A01K97/20
    • PROBLEM TO BE SOLVED: To overcome the problem wherein a creel must repeatedly be lifted from water at every time, when fishes are put in the creel.
      SOLUTION: When fishes fished in a sea on the side of a quay wall or a breakwater or in a fishing pond, a pond, or the like, are put in a conventional creel, the creel must repeatedly be lifted at every time, but when this invented creel is used, fishes can directly be put in the creel. Therefore, the invented creel can increase the survival rate of the fishes, reduce labors for lifting and lowering the creel, and improve a fishing efficiency.
      COPYRIGHT: (C)2003,JPO
    • 要解决的问题:为了克服当鱼骨放在纱架上时,每次必须重复地从水中提起纱架的问题。 解决方案:在码头墙壁或防波堤,鱼塘,池塘等海域钓鱼的鱼,都放在传统的纱架上,每次都要一再提起, 这个发明的纱架是用的,鱼可以直接放在纱架上。 因此,发明的筒子架可以提高鱼类的存活率,减少提升和降低纱架的劳动力,提高捕捞效率。
    • 3. 发明授权
    • Semiconductor device and method of controlling non-volatile memory device
    • 控制非易失性存储器件的半导体器件和方法
    • US08984209B2
    • 2015-03-17
    • US13443883
    • 2012-04-10
    • Seiji Miura
    • Seiji Miura
    • G06F12/00G06F12/02G11C13/00
    • G06F12/0246G06F2212/7201G06F2212/7202G06F2212/7209G06F2212/7211G11C13/0004
    • A control circuit of a semiconductor device (memory module) realizes long life and others by a mechanism that suppresses and smoothes variations in use of a memory by equalizing the sizes of data write and data erase with respect to a data write request and sequentially allocating and using addresses of the memory in data write to an overwritable non-volatile memory device without carrying out an overwriting operation even in the case of an overwrite request. The control circuit realizes data write by a set of two types of operations of (a) an operation of erasing data of a first address or an operation of setting a flag value to an invalid state and (b) an operation of writing data to a second address different from the first address or an operation of setting a flag value to a valid state.
    • 半导体器件(存储器模块)的控制电路通过均衡相对于数据写入请求的数据写入和数据擦除的大小来抑制和平滑存储器的使用变化的机制来实现长寿命等, 即使在重写请求的情况下,也可以使用写入可重写非易失性存储器件的数据中的存储器的地址,而不执行重写操作。 控制电路通过以下两种操作来实现数据写入:(a)擦除第一地址的数据或将标志值设置为无效状态的操作,以及(b)将数据写入到 第二地址不同于第一地址或将标志值设置为有效状态的操作。
    • 4. 发明授权
    • Semiconductor device
    • 半导体器件
    • US08886893B2
    • 2014-11-11
    • US12597097
    • 2008-04-25
    • Seiji MiuraYoshinori HaraguchiKazuhiko AbeShoji Kaneko
    • Seiji MiuraYoshinori HaraguchiKazuhiko AbeShoji Kaneko
    • G06F12/00G11C7/00G06F13/42
    • G11C14/00G06F13/4243G11C16/30
    • The present invention has an object of providing a high-speed, low-cost, and user-friendly information processing system that can ensure scalability of memory capacity. The information processing system is configured to include an information processing device, a volatile memory, and a nonvolatile memory. By serially connecting the information processing device, the volatile memory, and the nonvolatile memory and reducing the number of connection signals, processing speed is increased while maintaining the scalability of memory capacity. When transferring data of the nonvolatile memory to the volatile memory, error correction is performed, thereby improving reliability. The information processing system including the plurality of chips is configured as an information-processing system module in which the chips are alternately stacked and arranged, and wired by a ball grid array (BGA) or by bonding between the chips.
    • 本发明的目的是提供一种高速,低成本和用户友好的信息处理系统,其可以确保存储器容量的可扩展性。 信息处理系统被配置为包括信息处理设备,易失性存储器和非易失性存储器。 通过串行连接信息处理装置,易失性存储器和非易失性存储器并减少连接信号的数量,提高处理速度,同时保持存储容量的可扩展性。 当将非易失性存储器的数据传送到易失性存储器时,执行错误校正,从而提高可靠性。 包括多个芯片的信息处理系统被配置为信息处理系统模块,其中芯片被交替堆叠和布置,并且由球栅阵列(BGA)或芯片之间的接合进行布线。