会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • FORMATION OF IMPROVED SOI SUBSTRATES USING BULK SEMICONDUCTOR WAFERS
    • 使用块状半导体波形形成改进的SOI衬底
    • WO2007140288A2
    • 2007-12-06
    • PCT/US2007/069720
    • 2007-05-25
    • INTERNATIONAL BUSINESS MACHINES CORPORATIONCHIDAMBARRAO, DuresetiHENSON, William, K.NG, Hung, Y.RIM, KernWANN, Clement, H.
    • CHIDAMBARRAO, DuresetiHENSON, William, K.NG, Hung, Y.RIM, KernWANN, Clement, H.
    • H01L21/76
    • H01L21/764H01L21/76283
    • The present invention relates to a semiconductor-on-insulator (SOI) substrate having one or more device regions (2, 4, 6). Each device region comprises at least a base semiconductor substrate layer (12) and a semiconductor device layer (16) with a buried insulator layer (14) located therebetween, while the semiconductor device layer (16) is supported by one or more vertical insulating pillars (22). The vertical insulating pillars (22) each preferably has a ledge extending between the base semiconductor substrate layer (12) and the semiconductor device layer (16). The SOI substrates of the present invention can be readily formed from a precursor substrate structure with a "floating" semiconductor device layer that is spaced apart from the base semiconductor substrate layer by an air gap (15) and is supported by one or more vertical insulating pillars (22). The air gap (15) is preferably formed by selective removal of a sacrificial layer (13) located between the base semiconductor substrate layer (12) and the semiconductor device layer (16).
    • 本发明涉及具有一个或多个器件区域(2,4,6)的绝缘体上半导体(SOI)衬底。 每个器件区域至少包括基底半导体衬底层(12)和半导体器件层(16),其中位于其间的掩埋绝缘体层(14),而半导体器件层(16)由一个或多个垂直绝缘柱 (22)。 垂直绝缘柱(22)各自优选地具有在基底半导体衬底层(12)和半导体器件层(16)之间延伸的凸缘。 本发明的SOI衬底可以容易地由具有“浮动”半导体器件层的前体衬底结构形成,半导体器件层通过气隙(15)与基底半导体衬底层间隔开并由一个或多个垂直绝缘体 柱(22)。 气隙(15)优选通过选择性地去除位于基底半导体衬底层(12)和半导体器件层(16)之间的牺牲层(13)来形成。
    • 4. 发明申请
    • FULLY SILICIDED GATE ELECTRODES AND METHOD OF MAKING THE SAME
    • 全硅酸盐电极及其制造方法
    • WO2008014038A1
    • 2008-01-31
    • PCT/US2007/068652
    • 2007-05-10
    • INTERNATIONAL BUSINESS MACHINES CORPORATIONHENSON, William, K.RIM, Kern
    • HENSON, William, K.RIM, Kern
    • H01L21/4763
    • H01L21/28097H01L21/28052H01L21/324H01L21/823835H01L21/823842H01L29/4941H01L29/4975H01L29/517H01L29/665
    • The present invention relates to a method of selectively fabricating metal gate electrodes in one or more device regions by fully suiciding (FUSI) the gate electrode. The selective formation of FUSI enables metal gate electrodes to be fabricated on devices that are compatible with workfunctions that are different from conventional n+ and p+ doped poly silicon electrodes. Each device region consists of at least one Field Effect Transistor (FET) device which consists of either a polysilicon gate electrode or a fully suicided (FUSI) gate electrode. A gate electrode comprised of silicon and a Ge containing layer is used in combination with a selective removal process of the Ge containing layer. The Ge containing layer is not removed on devices with threshold voltages that are not compatible with the FUSI workfunction. Devices that are compatible with the FUSI workfunction have the Ge containing layer removed prior to the junction silicidation step. The remaining thin silicon layer of the gate electrode becomes fully suicided during the same step as the junction silicidation step.
    • 本发明涉及一种通过完全自动(FUSI)栅极选择性地在一个或多个器件区域中制造金属栅电极的方法。 FUSI的选择性形成使得能够在与常规n +和p +掺杂多晶硅电极不同的工作功能兼容的器件上制造金属栅电极。 每个器件区域由至少一个场效应晶体管(FET)器件组成,该器件由多晶硅栅极电极或全自动(FUSI)栅电极组成。 与含锗层的选择性去除方法结合使用由硅和含Ge层组成的栅电极。 在与FUSI功能不兼容的阈值电压的器件上,Ge含量层不被去除。 与FUSI功能功能兼容的器件在接合硅化步骤之前已除去Ge含量层。 在与连接硅化步骤相同的步骤中,栅电极的剩余薄硅层变得完全自发。
    • 5. 发明申请
    • IMPROVED STRAINED-SILICON CMOS DEVICE AND METHOD
    • 改进的应变硅CMOS器件和方法
    • WO2006006972A1
    • 2006-01-19
    • PCT/US2005/011661
    • 2005-04-07
    • INTERNATIONAL BUSINESS MACHINES CORPORATIONBRYANT, AndresOUYANG, QiqingRIM, Kern
    • BRYANT, AndresOUYANG, QiqingRIM, Kern
    • H01L29/10
    • H01L29/165H01L29/1054H01L29/24H01L29/7842H01L29/7843
    • The present invention provides a semiconductor device and a method of forming thereof, in which a uniaxial strain is produced in the device channel of the semiconductor device. The uniaxial strain may be in tension or in compression and is in a direction parallel to the device channel. The uniaxial strain can be produced in a biaxially strained substrate surface by strain inducing liners, strain inducing wells or a combination thereof. The uniaxial strain may be produced in a reduced substrate by the combination of strain inducing wells and a strain inducing liner. The present invention also provides a means for increasing biaxial strain with strain inducing isolation regions. The present invention further provides CMOS devices in which the device regions of the CMOS substrate may be independently processed to provide uniaxially strained semiconducting surfaces in compression or tension.
    • 本发明提供半导体器件及其形成方法,其中在半导体器件的器件沟道中产生单轴应变。 单轴应变可以处于张力或压缩状态,并且在平行于装置通道的方向上。 单轴应变可以通过应变诱导衬片,应变诱导孔或其组合在双轴应变衬底表面中产生。 单轴应变可以通过应变诱导孔和应变诱导衬垫的组合在还原的底物中产生。 本发明还提供了用应变诱导隔离区增加双轴应变的方法。 本发明还提供了CMOS器件,其中可以独立地处理CMOS衬底的器件区域以提供压缩或张力的单轴应变半导体表面。
    • 6. 发明申请
    • METHOD AND STRUCTURE FOR pFET JUNCTION PROFILE WITH SiGe CHANNEL
    • 用于SiGe通道的pFET结构剖面的方法和结构
    • WO2012050653A1
    • 2012-04-19
    • PCT/US2011/045446
    • 2011-07-27
    • INTERNATIONAL BUSINESS MACHINES CORPORATIONRIM, KernHENSON, William, K.LIANG, YueWANG, Xinlin
    • RIM, KernHENSON, William, K.LIANG, YueWANG, Xinlin
    • H01L21/336H01L29/78
    • H01L29/1054H01L21/26506H01L21/26586H01L29/1083H01L29/6659
    • A semiconductor structure including a p-channel field effect transistor (pFET) device located on a surface of a silicon germanium (SiGe) channel 14 is provided in which the junction profile of the source region and the drain region 26 is abrupt. The abrupt source/drain junctions for pFET devices are provided in this disclosure by forming an N- or C-doped Si layer 16 directly beneath a SiGe channel layer 14 which is located above a Si substrate 12. A structure is thus provided in which the N- or C-doped Si layer 16 (sandwiched between the SiGe channel layer and the Si substrate) has approximately the same diffusion rate for a p-type dopant as the overlying SiGe channel layer. Since the N- or C-doped Si layer and the overlying SiGe channel layer 14 have substantially the same diffusivity for a p-type dopant and because the N- or C-doped Si layer 16 retards diffusion of the p-type dopant into the underlying Si substrate, abrupt source/drain junctions can be formed.
    • 提供了包括位于硅锗(SiGe)沟道14的表面上的p沟道场效应晶体管(pFET)器件的半导体结构,其中源极区域和漏极区域26的接合轮廓突然。 在本公开内容中,通过在位于Si衬底12上方的SiGe沟道层14的正下方形成N或C掺杂的Si层16来提供用于pFET器件的突发源极/漏极结。因此,提供了一种结构,其中 N-或C掺杂的Si层16(夹在SiGe沟道层和Si衬底之间)对于p型掺杂剂具有与覆盖的SiGe沟道层大致相同的扩散速率。 由于N或C掺杂的Si层和上覆的SiGe沟道层14对于p型掺杂物具有基本相同的扩散率,并且由于N或C掺杂的Si层16阻止p型掺杂剂的扩散进入 下面的Si衬底,可以形成突然的源极/漏极结。