会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Memory devices and systems including error-correction coding and methods for error-correction coding
    • 存储器件和系统包括纠错编码和纠错编码方法
    • US08627174B2
    • 2014-01-07
    • US12132754
    • 2008-06-04
    • Kyung-hyun KimKwang-il ParkIn-chul Jeong
    • Kyung-hyun KimKwang-il ParkIn-chul Jeong
    • G11C29/00
    • H04L1/0042
    • In one aspect, a memory device includes a memory cell array, parallel internal data paths which transmit internal data to and from the memory cell array, a data driver which transmits and receives external data, and a data buffer which delays and transfers the external data received by the data driver to the internal data paths, and which delays and transfers the internal data transmitted from the memory cell array to the data driver. The memory device further includes an error correction code generator which generates an error correction code (EC) based on the internal data transmitted on the internal data paths, an EC buffer which delays the error correction code generated by the error correction code generator, an EC driver which transmits the error correction codes delayed by the EC buffer, and a latency controller which variably controls a delay time of at least one of the data buffer and the EC buffer.
    • 一方面,存储器件包括存储单元阵列,将内部数据传送到存储单元阵列和从存储单元阵列发送内部数据的并行内部数据路径,发送和接收外部数据的数据驱动器以及延迟和传送外部数据的数据缓冲器 由数据驱动器接收到内部数据路径,并且延迟并将从存储单元阵列发送的内部数据传送到数据驱动器。 存储装置还包括纠错码发生器,该纠错码产生器基于在内部数据路径上发送的内部数据产生纠错码(EC),延迟由纠错码发生器产生的纠错码的EC缓冲器,EC 发送由EC缓冲器延迟的纠错码的驱动器,以及可变地控制数据缓冲器和EC缓冲器中的至少一个的延迟时间的等待时间控制器。
    • 3. 发明授权
    • Frequency measuring circuit and semiconductor device having the same
    • 频率测量电路和具有该频率测量电路的半导体器件
    • US08125249B2
    • 2012-02-28
    • US12661668
    • 2010-03-22
    • In-Chul Jeong
    • In-Chul Jeong
    • G01R23/02G01R23/12
    • H03K5/133G11C19/00G11C19/28H03L7/0812
    • A frequency measuring circuit and a semiconductor device having the frequency measuring circuit include a divided and shifted clock signal generator, a delayed clock signal generator and a phase detecting unit. The divided and shifted clock signal generator divides a frequency of a clock signal input from an exterior to output a frequency-divided clock signal, and delays the frequency-divided clock signal by a time proportional to a period of the clock signal to output a shifted clock signal. The delayed clock signal generator delays the frequency-divided clock signal by a fixed time to generate a plurality of delayed clock signals. The phase detecting unit receives the plurality of delayed clock signals and the shifted clock signal and detects a phase difference between each of the plurality of delayed clock signals and the shifted clock signal to output a plurality of phase detecting signals that represent information related to a frequency of the clock signal.
    • 具有频率测量电路的频率测量电路和半导体器件包括分频移位时钟信号发生器,延迟时钟信号发生器和相位检测单元。 分频移位时钟信号发生器分频从外部输入的时钟信号的频率,以输出分频时钟信号,并将分频时钟信号延迟与时钟信号周期成比例的时间,以输出偏移 时钟信号。 延迟时钟信号发生器将分频时钟信号延迟固定时间以产生多个延迟的时钟信号。 相位检测单元接收多个延迟的时钟信号和移位的时钟信号,并且检测多个延迟时钟信号中的每一个与移位的时钟信号之间的相位差,以输出表示与频率有关的信息的多个相位检测信号 的时钟信号。
    • 6. 发明申请
    • Semiconductor memory device
    • 半导体存储器件
    • US20080056033A1
    • 2008-03-06
    • US11895250
    • 2007-08-23
    • In-Chul Jeong
    • In-Chul Jeong
    • G11C8/00G11C17/18G11C29/00
    • G11C8/18G11C7/1045G11C7/22G11C7/222G11C11/4076G11C11/4087G11C29/842G11C2207/2272
    • A semiconductor memory device includes a delay time selecting portion for outputting, as a final read/write command, an internal read/write command that corresponds to an external read/write command and is synchronized with an external clock rising edge at a tRCD time without any delay when an address is applied before an address setup time based on the external clock rising edge of a previously set tRCD time, a decoder for decoding an address applied from an external portion with the read/write command to output a decoded address, and a selecting portion for receiving the decoded address to select a memory cell of a memory cell array in response to the final read/write command.
    • 半导体存储器件包括延迟时间选择部分,用于作为最终读/写命令输出与外部读/写命令相对应的内部读/写命令,并且在tRCD时间与外部时钟上升沿同步而没有 基于先前设置的tRCD时间的外部时钟上升沿地址建立时间之前应用地址的任何延迟,用于对从外部施加的地址进行解码以用于输出解码的地址的解码器,以及 选择部分,用于接收解码的地址以响应于最终的读/写命令来选择存储单元阵列的存储单元。
    • 7. 发明申请
    • ICEMAKER AND METHOD FOR CONTROLLING THE SAME
    • 制冰机及其控制方法
    • US20070151282A1
    • 2007-07-05
    • US11611340
    • 2006-12-15
    • Kyung Han JeongIn Chul JeongNam Gi Lee
    • Kyung Han JeongIn Chul JeongNam Gi Lee
    • F25C5/08F25C1/00
    • F25C1/04F25C5/08F25C2305/022F25C2400/06F25C2600/04
    • An icemaker and a method for controlling the same are disclosed. An object of the present invention is to provide an icemaker and a method for controlling the same, which has an improved structure to make a lot of ice in a short time. an icemaker includes an ice tray rotatable with at least one column of ice making chambers formed therein to make ice; an ejector rotatably provided in each ice making chamber to eject the ice formed in the ice making chamber; an operation device which rotates the ice tray; and a separation device which separates the ice from the ice tray. The separation device may be a heater which heats the ice. Preferably, the heater is operated until adhesive force which acts between the ice and the ice tray is smaller than pushing force in which the ejector pushes the ice.
    • 公开了一种制冰机及其控制方法。 本发明的目的是提供一种制冰机及其控制方法,其具有改进的结构,以在短时间内制造大量的冰。 一个制冰机包括一个可与其中形成的至少一列制冰室一起旋转以制冰的冰盘; 一个可旋转地设置在每个制冰室中以喷射在制冰室中形成的冰的喷射器; 使冰盘旋转的操作装置; 以及将冰与冰盘分开的分离装置。 分离装置可以是加热器的加热器。 优选地,加热器被操作直到作用在冰和冰盘之间的粘合力小于喷射器推动冰的推动力。
    • 8. 发明申请
    • Input circuit and method
    • 输入电路及方法
    • US20060125523A1
    • 2006-06-15
    • US11298201
    • 2005-12-08
    • In-Chul Jeong
    • In-Chul Jeong
    • H03K19/0175
    • H03K5/082H03K5/003
    • We describe an input circuit and method. The input circuit includes a variable reference level generator that increases a level of a reference signal in proportion to a time when an input signal transits from a low level to a high level and decreases the level of the reference signal in proportion to a time when the input signal transits from a high level to a low level. An analyzer compares the level of the input signal with the level of the reference signal, determines the level of the input signal, and outputs a signal based on the comparison. The input circuit and method widen the minimum difference between the input and reference signal to facilitate analysis of the input signal.
    • 我们描述一种输入电路和方法。 输入电路包括可变参考电平发生器,其与输入信号从低电平转换到高电平的时间成比例地增加参考信号的电平,并且与参考信号的电平成比例地降低参考信号的电平 输入信号从高电平转换到低电平。 分析仪将输入信号的电平与参考信号的电平进行比较,确定输入信号的电平,并根据比较输出信号。 输入电路和方法扩大了输入和参考信号之间的最小差异,便于分析输入信号。