会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Verifying data integrity of a non-volatile memory system during data caching process
    • 在数据缓存过程中验证非易失性存储器系统的数据完整性
    • US08037380B2
    • 2011-10-11
    • US12169273
    • 2008-07-08
    • Brian J. CagnoJohn C. ElliottRobert A. KuboGregg S. Lucas
    • Brian J. CagnoJohn C. ElliottRobert A. KuboGregg S. Lucas
    • G11C29/00G06F13/00
    • G06F11/1064G11C29/56G11C2029/0407
    • To ensure integrity of non-volatile flash, the controller programs the non-volatile memories with background test patterns and verifies the non-volatile memories during power on self test (POST) operation. In conjunction with verifying the non-volatile memories, the controller may routinely run diagnostics and report status to the storage controller. As part of the storage controller power up routines, the storage controller issues a POST command to the controller via an I2C register that is monitored by the storage controller. The storage controller may determine that the non-volatile flash is functional without any defects, and the controller may remove power from the non-volatile flash to extend its reliability. Periodically, in the background, the controller may run diagnostic routines to detect any failures associated with the volatile memory and the controller itself.
    • 为了确保非易失性闪存的完整性,控制器使用背景测试模式对非易失性存储器进行编程,并在上电自检(POST)操作期间验证非易失性存储器。 结合验证非易失性存储器,控制器可以定期地将诊断和状态报告给存储控制器。 作为存储控制器上电程序的一部分,存储控制器通过由存储控制器监视的I2C寄存器向控制器发出POST命令。 存储控制器可以确定非易失性闪存在没有任何缺陷的情况下起作用,并且控制器可以从非易失性闪存移除电力以扩展其可靠性。 定期地,在后台,控制器可以运行诊断例程来检测与易失性存储器和控制器本身相关联的任何故障。
    • 6. 发明申请
    • POWER SUPPLY SYSTEM USING DELAY LINES IN REGULATOR TOPOLOGY TO REDUCE INPUT RIPPLE VOLTAGE
    • 使用延迟线在调节器拓扑中降低输入纹波电压的电源系统
    • US20080246453A1
    • 2008-10-09
    • US11865904
    • 2007-10-02
    • Brian J. CagnoJohn C. ElliottEnrique Q. Garcia
    • Brian J. CagnoJohn C. ElliottEnrique Q. Garcia
    • H02M3/137
    • H02M1/14H02J1/08H02M2001/008
    • A power supply system for reducing input ripple voltage, the system including: a first regulator having at least two inputs, one input being a voltage input pin and another input being a synchronization pin; a second regulator having at least two inputs, one input being a voltage input pin and another input being a synchronization pin; a Nth regulator having at least two inputs, one input being a voltage input pin and another input being a synchronization pin; wherein outputs of the first regulator, second regulator, and Nth regulator are connected to a single power bus or correspondingly to separate power buses; a first delay connected to the synchronization pin of the second regulator; a second delay connected to the synchronization pin of the Nth regulator; wherein the first delay and the second delay have different delays configured for enabling the first regulator, second regulator, and the Nth regulator to operate out of phase; and a master clock for providing timing control to the first and second delay.
    • 一种用于降低输入纹波电压的电源系统,该系统包括:具有至少两个输入的第一调节器,一个输入端为电压输入引脚,另一个输入为同步引脚; 具有至少两个输入的第二调节器,一个输入为电压输入引脚,另一个输入为同步引脚; 具有至少两个输入的第N调节器,一个输入为电压输入引脚,另一个输入为同步引脚; 其中第一调节器,第二调节器和第N调节器的输出连接到单个电源总线或相应地连接到单独的电源总线; 连接到所述第二调节器的同步引脚的第一延迟; 连接到第N调节器的同步引脚的第二延迟; 其中所述第一延迟和所述第二延迟具有不同的延迟,所述延迟被配置用于使所述第一调节器,所述第二调节器和所述第N调节器不同相工作; 以及用于向第一和第二延迟提供定时控制的主时钟。
    • 8. 发明申请
    • METHOD FOR CLOCK JITTER STRESS MARGINING OF HIGH SPEED INTERFACES
    • 用于高速接口的时钟抖动应力的方法
    • US20100008409A1
    • 2010-01-14
    • US12169770
    • 2008-07-09
    • Brian J. CagnoGregg S. LucasThomas S. Truman
    • Brian J. CagnoGregg S. LucasThomas S. Truman
    • H04B17/00H04B1/38
    • H04L43/50H04L43/087
    • A method for clock jitter stress margining of high speed interfaces including generating a jittered clock signal via a clock signal generator of a high speed interface controller card, inputting the jittered clock signal to a control input of a looped-back port of the high speed interface controller card, inputting a test pattern signal to the looped-back port generated from a logic circuitry of the high speed interface controller card, receiving the test pattern signal to the logic circuitry from the looped-back port via the transmitter to the receiver, monitoring a bit error rate of the looped-back port by comparing the received test pattern signal to the inputted test pattern signal, and outputting a fail indication signal if the bit error rate is within a fail threshold.
    • 一种用于高速接口的时钟抖动应力裕度的方法,包括通过高速接口控制器卡的时钟信号发生器产生抖动时钟信号,将抖动的时钟信号输入到高速接口的环回端口的控制输入 控制器卡,将测试模式信号输入到从高速接口控制器卡的逻辑电路产生的环回端口,将测试模式信号从环回端口经由发射器接收到逻辑电路到接收器,监视 通过将接收到的测试模式信号与输入的测试模式信号进行比较,来回送端口的误码率,如果误码率在故障阈值内,则输出故障指示信号。