会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • Storage device that pre-fetches data responsive to host access stream awareness
    • 根据主机访问流感知预取数据的存储设备
    • US20070143536A1
    • 2007-06-21
    • US11353274
    • 2006-02-13
    • Jasbir SidhuAndrew Vogan
    • Jasbir SidhuAndrew Vogan
    • G06F12/00
    • G06F3/0656G06F3/0611G06F3/0676
    • A data storage device includes a data storage media, a head, a data fetch buffer, and a controller. The head is configured to read data stored in logical block addresses (LBA) on the media. The data fetch buffer is configured to store data. The controller is configured to read data through the head from LBAs on the media that are identified by LBA access sequence information in the data storage device which identifies a sequence of LBAs that a host device will access and to store the read data in the data fetch buffer. The controller is also configured to respond to a read command from the host device that is directed to data at a LBA of the media that is identified the LBA access sequence information and which has been read into the data fetch buffer by communicating the data associated with the read command from the data fetch buffer to the host device.
    • 数据存储装置包括数据存储介质,磁头,数据获取缓冲器和控制器。 头部被配置为读取存储在介质上的逻辑块地址(LBA)中的数据。 数据提取缓冲区被配置为存储数据。 控制器被配置为通过头部从数据存储设备中的LBA访问序列信息标识的介质上的LBA读取数据,其标识主机设备将访问的LBA序列并将读取的数据存储在数据获取中 缓冲。 控制器还被配置为响应来自主机设备的读取命令,该命令被指向在标识LBA访问序列信息的媒体的LBA处的数据,并且已经通过传送与数据获取缓冲器相关联的数据而被读取到数据获取缓冲器 读取命令从数据获取缓冲区到主机设备。
    • 5. 发明申请
    • Dual-scope directory for a non-volatile memory storage system
    • 用于非易失性存储系统的双目录
    • US20110035534A1
    • 2011-02-10
    • US12462695
    • 2009-08-07
    • Andrew Vogan
    • Andrew Vogan
    • G06F12/02G06F12/00
    • G06F12/0246G06F2212/7201G06F2212/7202
    • A device, system, and method are disclosed. In one embodiment the device includes a non-volatile memory (NVM) storage array to store a plurality of storage elements. The device also includes a dual-scope directory structure having a background space and a foreground space. The structure is capable of storing several entries that each correspond to a location in the NVM storage array storing a storage element. The background space includes entries for storage elements written into the array without any partial overwrites of a previously stored storage element in the background space. The foreground space includes entries for storage elements written into the array with at least one partial overwrite of one or more previously stored storage elements in the background space.
    • 公开了一种设备,系统和方法。 在一个实施例中,该设备包括用于存储多个存储元件的非易失性存储器(NVM)存储阵列。 该设备还包括具有背景空间和前景空间的双目录目录结构。 该结构能够存储几个条目,每个条目对应于存储存储元件的NVM存储阵列中的位置。 背景空间包括写入数组的存储元素的条目,而不会在后台空间中先前存储的存储元素的任何部分覆盖。 前景空间包括用于写入阵列的存储元件的条目,其中至少一次部分覆盖在背景空间中的一个或多个先前存储的存储元件。
    • 7. 发明授权
    • ECC functional block placement in a multi-channel mass storage device
    • ECC功能块放置在多通道大容量存储设备中
    • US08001444B2
    • 2011-08-16
    • US11835878
    • 2007-08-08
    • Andrew VoganJawad B. KhanSowmiya Jayachandran
    • Andrew VoganJawad B. KhanSowmiya Jayachandran
    • G11C29/00
    • G11B20/18G06F11/108G11B20/10527G11B2020/1062
    • A multiple channel storage device may include a host controller to receive input data from a host device and a buffer memory to store the input data and associated error correcting data prior to downstream storage. Multiple storage channels downstream from the buffer memory may store the input data and associated error correcting data in at least one of the storage channels on a non-volatile storage media. An error correcting engine between the host controller and the buffer memory may perform error correction encoding on the input data from the host device to generate the associated error correcting data for storage in the buffer memory. Such error correcting engine may protect against data errors in the buffer memory and in the storage channels.
    • 多通道存储设备可以包括主机控制器,以从主机设备和缓冲存储器接收输入数据,以在下游存储之前存储输入数据和相关联的纠错数据。 缓冲存储器下游的多个存储通道可以将输入数据和相关联的纠错数据存储在非易失性存储介质上的至少一个存储通道中。 主机控制器和缓冲存储器之间的纠错引擎可以对来自主机设备的输入数据执行纠错编码,以产生相关联的纠错数据以存储在缓冲存储器中。 这种纠错引擎可以防止缓冲存储器和存储信道中的数据错误。