会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Methods for improving the efficiency of clock gating within low power clock trees
    • 提高低功率时钟树中时钟门控效率的方法
    • US06434704B1
    • 2002-08-13
    • US09375118
    • 1999-08-16
    • Alvar DeanDavid C. GarrettMircea Stan
    • Alvar DeanDavid C. GarrettMircea Stan
    • G06F132
    • G06F17/5045G06F1/10
    • Methods are provided for improving the efficiency of clock gating within low power clock trees. In a first aspect, a correlation level between a plurality of clock gating signals and their corresponding gates which gate a source clock is determined. The clock gating signals and their corresponding gates are combined into a single clock gating signal and a single corresponding gate if a preselected level of correlation exists therebetween. In a second aspect, an area overlap is determined for a plurality of sinks, and one of the gated drovers of the sinks is removed. The sinks of the removed gated driver then are connected to a remaining gated driver driven by a single clock gating signal and a single corresponding gate. In a third aspect, physically proximate sink clusters are rewired to generate a pure clock gating group within each sink cluster if rewiring the clusters increases wiring length by less than a predetermined amount. In a fourth aspect, a clock gating group is selected and the power dissipation is computed for all sinks within the selected group assuming all the sinks therein are wired without clock gating. The power dissipation also is computed assuming all the sinks therein are gated. If the power dissipation for all sinks within the selected group is reduced by individually wiring the sinks therein, the group is ungated. A computer program product also is provided having a computer readable medium with means for performing the first, second, third and/or fourth aspects of the invention.
    • 提供了用于提高低功率时钟树中时钟门控效率的方法。 在第一方面,确定多个时钟选通信号与其对源时钟的相应门之间的相关电平。 时钟选通信号及其对应的门被组合成单个时钟门控信号和单个相应的门,如果它们之间存在预选的相关级别。 在第二方面,确定了多个接收器的区域重叠,并且去除了接收器的门控拖动中的一个。 然后,去除的门控驱动器的接收器连接到由单个时钟门控信号和单个相应门驱动的剩余门控驱动器。 在第三方面,重新布线物理上靠近的宿簇,以在每个宿簇内产生纯时钟选通组,如果重新布线,群集将布线长度增加小于预定量。 在第四方面中,选择时钟门控组,并且对于所选择的组中的所有接收器,计算所有接收器的功耗,假定其中的所有接收器没有时钟选通而被连接。 假定其中的所有汇槽均为门控,则计算功耗。 如果通过单独接线其中的接收器来降低所选组内的所有接收器的功耗,则该组是非门控的。 还提供了一种具有计算机可读介质的计算机程序产品,该计算机可读介质具有用于执行本发明的第一,第二,第三和/或第四方面的装置。
    • 3. 发明授权
    • Split I/O circuit for performance optimization of digital circuits
    • 分离式I / O电路,用于数字电路的性能优化
    • US06269468B1
    • 2001-07-31
    • US09260453
    • 1999-03-02
    • Alvar DeanPatrick E. PerrySebastian Ventrone
    • Alvar DeanPatrick E. PerrySebastian Ventrone
    • G06F1750
    • G06F17/505G06F2217/78
    • A logic circuit device and circuit design methodology includes a “split-book” logic circuit design having different active device sizes with outputs for connections to both critical and non-critical digital circuit paths. By using “split” book designs with separate input and output stages, better silicon utilization, power optimization, and performance results. This is because each split book is designed with multiple output buffers that may be configured to optimally drive critical and non-critical paths. During the power/performance optimization phase of the design, timing critical paths of the design are first identified, with each path being optimized on its own basis. First the input stage of the strand may be improved with a stronger drive on the input port of the book. Only the input port that has been linked to a critical path is updated. The other input pins are left at their default setting. Then, the output buffers may then be connected together according to criticality of the path and net capacitive load they are driving. Different split book input/output circuit combinations may be attempted during the design phase until an optimal tradeoff between power optimization and performance is reached.
    • 逻辑电路器件和电路设计方法包括具有不同有源器件尺寸的“分离式”逻辑电路设计,其输出用于连接关键和非关键数字电路路径。 通过使用具有独立输入和输出级的“拆分”书籍设计,更好的硅利用率,功耗优化和性能结果。 这是因为每个拆分书都设计有多个输出缓冲区,可以配置为最佳地驱动关键路径和非关键路径。 在设计的功率/性能优化阶段期间,首先确定设计的时序关键路径,每个路径都以其自身为基础进行优化。 首先,可以通过在书的输入端口上的更强的驱动来改进链的输入阶段。 仅链接到关键路径的输入端口已更新。 其他输入引脚保持默认设置。 然后,输出缓冲器然后可以根据它们正在驱动的路径和净电容负载的关键性被连接在一起。 可以在设计阶段尝试不同的分页输入/输出电路组合,直到达到功率优化和性能之间的最佳权衡。