会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Method and circuit for local clock generation and smartcard including it thereon
    • 用于本地时钟产生的方法和电路以及包括其上的智能卡
    • US07881894B2
    • 2011-02-01
    • US12089897
    • 2006-06-10
    • Robert LeydierAlain PometBenjamin Duval
    • Robert LeydierAlain PometBenjamin Duval
    • G06F1/04
    • G06F1/04H03K5/133H03K5/135H03K5/156H03K2005/00058H04L7/0338
    • One delay circuit is inserted in open loop inside a clock recovery circuit for improving the accuracy of clock recovery. One oscillator signal φ(0) to φ(2i−1) is provided with a basic Step of Time. A rational number of Step of Time corresponding to a bit-duration is measured inside a received flow of bits. The oscillator signal φ(0) to j(2i−1) is transformed into a clock signal CK having active edges of said clock signal in phase with at least one oscillator signal φ(0) to φ(2i−1), two consecutive active edges being separated by a time duration proportional to the integer part of the number of Step of Time. A time delay is computed proportional to the fractional part of the number of Step of Time. The next active edge of the clock signal CK is delayed of said computed delay.
    • 一个延迟电路插入时钟恢复电路内的开环,以提高时钟恢复的精度。 一个振荡器信号(0)到&phgr;(2i-1)被提供有基本的时间步。 在接收的比特流中测量对应于比特持续时间的时间步长的合理数量。 将振荡器信号&phgr(0)〜j(2i-1)变换成具有与所述时钟信号的有效边沿同步的时钟信号CK与至少一个振荡器信号(0)到(2i-1) 两个连续的有效边沿被分离成与时间步长数的整数部分成比例的时间长度。 计算时间延迟与时间步长数的小数部分成比例。 时钟信号CK的下一个有效沿延迟所述计算的延迟。
    • 3. 发明授权
    • Method and apparatus for clock synthesis using universal serial bus downstream received signals
    • 使用通用串行总线下行接收信号的时钟合成方法和装置
    • US07120813B2
    • 2006-10-10
    • US10352749
    • 2003-01-28
    • Robert Antoine LeydierChristophe Alain Pomet
    • Robert Antoine LeydierChristophe Alain Pomet
    • H04L7/04G06F13/14
    • G06F1/04
    • In one form of the invention, a method for generating a local clock signal responsive to signals on a Universal Serial Bus (“USB”) includes generating a frequency-bearing clock signal by a free running oscillator on an integrated circuitry chip of a device coupled to the USB. The oscillator runs at a frequency that is substantially stable but initially known with substantial inaccuracy. A single ended bit-serial signal is extracted from received signals sent by a USB host or hub and timing signals are responsively asserted. A bit pattern is detected in the single ended bit-serial signal and intervals are measured during which the timing signals are asserted. The period P of the local clock signal is adjusted responsive to one of the measured intervals. In one variant, the initial inaccuracy is at least partly because the oscillator consists solely of circuitry on the chip.
    • 在本发明的一种形式中,响应于通用串行总线(“USB”)上的信号产生本地时钟信号的方法包括通过耦合的器件的集成电路芯片上的自由振荡器产生频率承载时钟信号 到USB。 振荡器以基本稳定的频率运行,但是最初以实质的不精确性已知。 从USB主机或集线器发送的接收信号中提取单端比特串行信号,响应地确定定时信号。 在单端比特串行信号中检测到位模式,并且在定时信号被断言期间测量间隔。 本地时钟信号的周期P响应于测量的间隔之一来调整。 在一个变型中,初始不准确性至少部分是因为振荡器仅由芯片上的电路组成。
    • 6. 发明授权
    • Protection of a modular exponentiation calculation performed by an integrated circuit
    • 保护集成电路执行的模幂运算
    • US08135129B2
    • 2012-03-13
    • US11917347
    • 2006-06-14
    • Yannick TegliaPierre-Yvan LiardetAlain Pomet
    • Yannick TegliaPierre-Yvan LiardetAlain Pomet
    • H04L9/28G06F12/14H04L9/32
    • G06F7/723G06F2207/7252H04L9/003
    • A method and a circuit for protecting a numerical quantity contained in an integrated circuit on a first number of bits, in a modular exponentiation computing of a data by the numerical quantity, including: selecting at least one second number included between the unit and said first number minus two; dividing the numerical quantity into at least two parts, a first part including, from the bit of rank null, a number of bits equal to the second number, a second part including the remaining bits; for each part of the quantity, computing a first modular exponentiation of said data by the part concerned and a second modular exponentiation of the result of the first by the FIG. 2 exponentiated to the power of the rank of the first bit of the part concerned; and computing the product of the results of the first and second modular exponentiations.
    • 一种方法和电路,用于通过所述数字量对数据的模幂运算中的第一位数保护包含在集成电路中的数值,包括:选择包括在所述单元和所述第一位之间的至少一个第二数字 数减二; 将所述数值分为至少两部分,第一部分包括从所述位零位的比特数等于所述第二数目的第二部分,包括剩余比特的第二部分; 对于数量的每个部分,通过所涉及的部分计算所述数据的第一模幂运算,并且通过图1计算第一次的结果的第二模幂运算。 2指数与有关部分的第一位的等级的权力; 并计算第一和第二模幂指数的结果的乘积。
    • 7. 发明申请
    • USB BRIDGE
    • US20100281197A1
    • 2010-11-04
    • US12809898
    • 2007-12-21
    • Robert LeydierAlain PometBenjamin Duval
    • Robert LeydierAlain PometBenjamin Duval
    • G06F13/42G06F13/40
    • G06F13/4027
    • A bridge circuit 10 is provided between first data port A1, A2 and second data port B1, B2. The bridge circuit comprises a first transceiver stage 40 comprising at least one input buffer 11, 14 and at least one tri-state output buffer 12, 13 linked to the first data port, a second transceiver stage 50 comprising at least one input buffer 21, 24 and at least one tri-state output buffer 12, 13 linked to the second data port, a first detection circuit 31 for detecting the arrival of a packet by the first data port, a second detection circuit 37 for detecting the arrival of a packet by the second data port. A selection circuitry 34, 35 enables the output of tri-state output buffer of the first or of the second transceiver stage depending of the detection made by the first and second detection circuits.
    • 桥电路10设置在第一数据端口A1,A2和第二数据端口B1,B2之间。 桥接电路包括第一收发器级40,其包括至少一个输入缓冲器11,14和与第一数据端口链接的至少一个三态输出缓冲器12,13;第二收发器级50,包括至少一个输入缓冲器21, 24和连接到第二数据端口的至少一个三态输出缓冲器12,13,用于检测第一数据端口到达分组的第一检测电路31,用于检测分组到达的第二检测电路37 由第二个数据端口。 选择电路34,35可以根据由第一和第二检测电路进行的检测来输出第一或第二收发器级的三态输出缓冲器。