会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 85. 发明授权
    • Apparatus and method for performing a screening test of semiconductor integrated circuits
    • 用于进行半导体集成电路的屏蔽测试的装置和方法
    • US08301936B2
    • 2012-10-30
    • US12447524
    • 2007-10-17
    • Hiroaki InoueMasamichi TakagiMasayuki Mizuno
    • Hiroaki InoueMasamichi TakagiMasayuki Mizuno
    • G06F11/00
    • G06F11/277
    • An apparatus for performing a screening test of a semiconductor integrated circuit is disclosed, the semiconductor integrated circuit comprising a plurality of processors each having an output signal for instruction execution information, and the processors being programmatically operable. The apparatus for performing a screening test of a semiconductor integrated circuit comprises: an instruction/data signal synchronization circuit for synchronizing the supplying of instructions to said respective processors and for synchronizing the supplying of data to said respective processors; and a trace comparison circuit for comparing instruction execution information that are output from the respective processors to determine whether or not any of said processors has output different instruction execution information.
    • 公开了一种用于执行半导体集成电路的屏蔽测试的装置,所述半导体集成电路包括多个处理器,每个处理器具有用于指令执行信息的输出信号,并且所述处理器可编程地可操作。 用于执行半导体集成电路的屏蔽测试的装置包括:指令/数据信号同步电路,用于将指令的提供同步到所述各个处理器并用于同步向所述各个处理器提供数据; 以及跟踪比较电路,用于比较从各个处理器输出的指令执行信息,以确定所述处理器中的任何一个是否输出了不同的指令执行信息。
    • 86. 发明授权
    • Manufacturing method of MEMS device, and substrate used therefor
    • MEMS器件的制造方法及其使用的衬底
    • US08293557B2
    • 2012-10-23
    • US13012104
    • 2011-01-24
    • Hiroaki InoueTadashi NakataniSatoshi Ueda
    • Hiroaki InoueTadashi NakataniSatoshi Ueda
    • H01L21/00
    • H01H59/0009Y10T428/24521Y10T428/24562
    • A method for manufacturing a MEMS device, includes: preparing a substrate provided with a first substrate in which a cavity is formed, and a second substrate that is bonded to a side of the first substrate on which the cavity is formed and includes a slit to delimit a movable portion in a position corresponding to the cavity, the second substrate, including a first surface thereof facing the first substrate, being provided with a thermally-oxidized film selectively formed on the first surface in a position corresponding to the movable portion; forming a first electrode layer on a second surface opposite to the first surface on which the thermally-oxidized film for the movable portion is formed; forming a sacrifice layer on the first electrode layer and the second substrate; forming a second electrode layer on the sacrifice layer; and removing the sacrifice layer and the thermally-oxidized film after the second electrode layer is formed.
    • 一种MEMS器件的制造方法,包括:准备具有形成有空腔的第一基板的基板和与形成有所述空腔的所述第一基板的一侧接合的第二基板,所述第二基板具有狭缝, 在与空腔相对应的位置限定可移动部分,所述第二基板包括其面向所述第一基板的第一表面,所述第二基板具有在对应于所述可动部分的位置中选择性地形成在所述第一表面上的热氧化膜; 在形成有用于可动部分的热氧化膜的第一表面相对的第二表面上形成第一电极层; 在所述第一电极层和所述第二基板上形成牺牲层; 在牺牲层上形成第二电极层; 并且在形成第二电极层之后去除牺牲层和热氧化膜。
    • 87. 发明授权
    • Semiconductor integrated circuit and testing method therefor
    • 半导体集成电路及其测试方法
    • US08248073B2
    • 2012-08-21
    • US12529458
    • 2008-02-19
    • Hiroaki InoueMasamichi Takagi
    • Hiroaki InoueMasamichi Takagi
    • G01V3/00
    • G01R31/31724G01R31/31723G01R31/318536G06F11/2236
    • A semiconductor integrated circuit comprises a plurality of cores (99) connected with an inter-connection network (1000) and a test controller (500) which is connected with the inter-connection network (1000) and which issues a test control request associated with the test of the core (99) via the inter-connection network (1000). The inter-connection network (1000) is constituted of a plurality of adapters (3000) which serve as connection interfaces of the plurality of cores (99) and the test controller (500), respectively, and a plurality of routers (2000) which connect the plurality of adapters (3000). The adapters (3000) connected with the core (99) comprise a core testing unit for vicariously testing core (99) connected to itself based on the test control request received from the test controller (500) via the inter-connection network (1000).
    • 半导体集成电路包括与互连网络(1000)连接的多个核(99)和与所述互连网络(1000)连接的测试控制器(500),并且发出与 通过互连网络(1000)对核心(99)进行测试。 互连网络(1000)由分别用作多个核(99)和测试控制器(500)的连接接口的多个适配器(3000)和多个路由器(2000)组成,多个路由器 连接多个适配器(3000)。 与核心(99)连接的适配器(3000)包括核心测试单元,用于根据从测试控制器(500)经由互连网络(1000)接收的测试控制请求代替连接到其自身的核心(99) 。
    • 89. 发明申请
    • SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE, METHOD OF CONTROLLING SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE, AND CACHE DEVICE
    • 半导体集成电路装置,控制半导体集成电路装置的方法和缓存装置
    • US20120166721A1
    • 2012-06-28
    • US13393814
    • 2010-08-18
    • Hiroaki Inoue
    • Hiroaki Inoue
    • G06F12/00G06F12/08
    • G06F12/0802G06F2212/1028Y02D10/13
    • There are provided a semiconductor integrated circuit device, a method of controlling a semiconductor integrated circuit device, and a cache device capable of efficiently implementing power saving, wherein the cache device includes a low-voltage operation enabling cache (200), and a small-area cache (300) having a type different from that of the cache (200), the cache (200) and the cache (300) being independently supplied with source voltage; the cache (200) being operable at a voltage lower than the lower limit voltage at which the cache (300) is operable; a cache control unit (400) operating switchable controls between a first mode allowing only the cache (200) to operate, and a second mode allowing the cache (200) or the cache (300) to operate; and the cache (200) in the first mode operating to supply a voltage below the lower limit voltage at which the cache (300) is operable, while interrupting power supply to the cache (300).
    • 提供了一种半导体集成电路器件,一种半导体集成电路器件的控制方法和能够有效地实现功率节省的高速缓存器件,其中该高速缓存器件包括一个使能高速缓存(200)的低压工作, 区域缓存(300)具有与高速缓存(200)不同的类型,高速缓存(200)和高速缓存(300)被独立地提供源电压; 高速缓存(200)可操作在低于高速缓存(300)可操作的下限电压的电压; 高速缓存控制单元(400)在允许仅高速缓存(200)操作的第一模式和允许高速缓存(200)或高速缓存(300)操作的第二模式之间操作可切换控制; 以及在所述第一模式下的所述高速缓存(200)工作以提供低于所述高速缓存(300)可操作的所述下限电压的电压,同时中断向所述高速缓存(300)的电力供应。
    • 90. 发明申请
    • INFORMATION PROCESSING SYSTEM, INFORMATION COMPRESSION DEVICE, INFORMATION DECOMPRESSION DEVICE, INFORMATION PROCESSING METHOD, AND PROGRAM
    • 信息处理系统,信息压缩设备,信息分解设备,信息处理方法和程序
    • US20120030377A1
    • 2012-02-02
    • US13262181
    • 2010-03-19
    • Hiroaki Inoue
    • Hiroaki Inoue
    • G06F15/16
    • H03M7/30G11C7/103G11C29/003H04L29/12311
    • In order to improve the compression rate for configuration information including address information and data information when transmitting or storing configuration information which includes addresses and data having differing characteristics, an information compression device is provided with a compressor which receives as input and compresses the configuration information provided with the addresses and data, and a compressed information storage module for storing the configuration information which is compressed, that is, compressed configuration information, as the information to be decompressed for the user, said compressor including an information separating module for separating the configuration information into address information and data information, an address compressor and data compressor which separately compress the separated address information and data information, and a compressed information outputting module for combining the compressed address information and data information and outputting the result as compressed configuration information.
    • 为了在发送或存储具有不同特征的地址和数据的配置信息的情况下提高包括地址信息和数据信息的配置信息的压缩率,信息压缩装置设置有作为输入接收并压缩提供的配置信息的压缩器 具有地址和数据的压缩信息存储模块,以及用于将被压缩的配置信息(即,压缩配置信息)存储为要为用户解压缩的信息的压缩信息存储模块,所述压缩器包括用于分离配置信息的信息分离模块 地址信息和数据信息,分离地压缩分离的地址信息和数据信息的地址压缩器和数据压缩器,以及压缩信息输出模块,用于将压缩的地址信息和数据 信息并将结果作为压缩配置信息输出。