会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 42. 发明授权
    • Signal detect for high-speed serial interface
    • 信号检测用于高速串行接口
    • US08290750B1
    • 2012-10-16
    • US13036437
    • 2011-02-28
    • Wilson WongAllen ChanSergey ShumarayevThungoc M. TranTim Tri HoangWeiqi Ding
    • Wilson WongAllen ChanSergey ShumarayevThungoc M. TranTim Tri HoangWeiqi Ding
    • H03F1/26
    • H03K5/19H03K19/1774H03K19/17744H03K19/1778
    • Signal detection circuitry for a serial interface oversamples the input—i.e., samples the input multiple times per clock cycle—so that the likelihood of missing a signal is reduced. Sampling may be done with a regenerative latch which has a large bandwidth and can latch a signal at high speed. The amplitude threshold for detection may be programmable, particularly in a programmable device. Thus, between the use of a regenerative latch which is likely to catch any signal that might be present, and the use of oversampling to avoid the problem of sampling at the wrong time, the likelihood of failing to detect a signal is greatly diminished. Logic, such as a state machine, may be used to determine whether the samples captured s do or do not represent a signal. That logic may be programmable, allowing a user to set various parameters for signal detection.
    • 串行接口的信号检测电路对输入进行过采样,即每个时钟周期对输入进行多次采样,从而减少信号丢失的可能性。 可以使用具有大带宽的再生锁存器并且可以高速锁存信号来进行采样。 用于检测的幅度阈值可以是可编程的,特别是在可编程器件中。 因此,在可能捕获可能存在的任何信号的再生锁存器的使用之间以及使用过采样以避免在错误时间采样的问题,大大减少了不能检测信号的可能性。 可以使用诸如状态机的逻辑来确定捕获的样本是否或不表示信号。 该逻辑可以是可编程的,允许用户设置用于信号检测的各种参数。
    • 43. 发明授权
    • Techniques for phase interpolation
    • 相位插值技术
    • US07994837B1
    • 2011-08-09
    • US12537634
    • 2009-08-07
    • Vinh Van HoTien Duc PhamTim Tri Hoang
    • Vinh Van HoTien Duc PhamTim Tri Hoang
    • H03H11/16
    • H03H11/22
    • A phase interpolator circuit can include first and second transistors coupled to form a differential pair, first and second load circuits, a first switch circuit coupled between the first transistor and the first load circuit, a second switch circuit coupled between the second transistor and the second load circuit, a current source circuit, and a third switch circuit coupled between the differential pair and the current source circuit. A phase interpolator circuit can include three differential pairs of transistors. Six periodic input signals having six different phases are concurrently provided to control inputs of transistors in the three differential pairs of transistors. The phase interpolator circuit generates a selected phase in an output signal in response to four of the periodic input signals.
    • 相位插值器电路可以包括耦合以形成差分对的第一和第二晶体管,第一和第二负载电路,耦合在第一晶体管和第一负载电路之间的第一开关电路,耦合在第二晶体管和第二负载电路之间的第二开关电路 负载电路,电流源电路和耦合在差分对和电流源电路之间的第三开关电路。 相位内插器电路可以包括三个差分对的晶体管。 具有六个不同相位的六个周期性输入信号被同时提供以控制三个差分对晶体管中的晶体管的输入。 相位插值器电路响应于四个周期性输入信号而在输出信号中产生所选择的相位。
    • 49. 发明授权
    • Apparatus and methods for low-jitter transceiver clocking
    • 低抖动收发器时钟的装置和方法
    • US08406258B1
    • 2013-03-26
    • US12752984
    • 2010-04-01
    • Wilson WongTim Tri HoangThungoc M. TranSergey ShumarayevAllen Chan
    • Wilson WongTim Tri HoangThungoc M. TranSergey ShumarayevAllen Chan
    • H04J3/06
    • H03M9/00H03K19/1776H04J3/047H04J3/0685
    • One embodiment relates to an integrated circuit which includes multiple communication channels, a clock multiplexer in each channel, two low-jitter clock generator circuits, and clock distribution circuitry. Each channel includes circuitry arranged to communicate a serial data stream using a reference clock signal, and the clock multiplexer in each channel is configured to select the reference clock signal from a plurality of input clock signals. The first low-jitter clock generator circuit is arranged to generate a first clock signal using a first inductor-capacitor-based oscillator circuit, and the second low-jitter clock generator circuit is arranged to generate a second clock signal using a second inductor-capacitor-based oscillator circuit The first and second inductor-capacitor-based oscillator circuits have different tuning ranges. The clock distribution circuitry is arranged to input the first and second low-jitter clock signals to each said clock multiplexer. Other embodiments and features are also disclosed.
    • 一个实施例涉及一种集成电路,其包括多个通信信道,每个信道中的时钟多路复用器,两个低抖动时钟发生器电路和时钟分配电路。 每个通道包括被布置为使用参考时钟信号传送串行数据流的电路,并且每个通道中的时钟复用器被配置为从多个输入时钟信号中选择参考时钟信号。 第一低抖动时钟发生器电路被布置为使用第一基于电感器 - 电容器的振荡器电路产生第一时钟信号,并且第二低抖动时钟发生器电路被布置为使用第二电感器电容器产生第二时钟信号 基振荡电路基于第一和第二电感电容器的振荡电路具有不同的调谐范围。 时钟分配电路被布置为将第一和第二低抖动时钟信号输入到每个所述时钟多路复用器。 还公开了其它实施例和特征。
    • 50. 发明申请
    • Techniques for Varying a Periodic Signal Based on Changes in a Data Rate
    • 基于数据速率变化的周期性信号变化技术
    • US20120063556A1
    • 2012-03-15
    • US12881160
    • 2010-09-13
    • Tim Tri Hoang
    • Tim Tri Hoang
    • H04L7/00
    • H04L7/033H03L7/087H03L7/183
    • A circuit includes a phase detection circuit, a phase adjustment circuit, and a sampler circuit. The phase detection circuit compares a phase of a first periodic signal to a phase of a second periodic signal to generate a control signal. The phase adjustment circuit causes the phase of the second periodic signal and a phase of a third periodic signal to vary based on a variation in the control signal. The sampler circuit samples a data signal to generate a sampled data signal in response to the third periodic signal. The circuit varies a frequency of the third periodic signal to correspond to changes in a data rate of the data signal between at least three different data rates that are based on at least three data transmission protocols.
    • 电路包括相位检测电路,相位调整电路和采样电路。 相位检测电路将第一周期信号的相位与第二周期信号的相位进行比较,以产生控制信号。 相位调整电路使得第二周期信号的相位和第三周期信号的相位根据控制信号的变化而变化。 采样器电路对数据信号进行采样,以响应于第三周期信号产生采样数据信号。 电路改变第三周期信号的频率以对应于基于至少三个数据传输协议的至少三个不同数据速率之间的数据信号的数据速率的变化。