会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 44. 发明申请
    • Transistor, Semiconductor Device Comprising the Transistor and Method for Manufacturing the Same
    • 晶体管,包括晶体管的半导体器件及其制造方法
    • US20120153393A1
    • 2012-06-21
    • US13144906
    • 2011-02-25
    • Qingqing LiangHuilong ZhuHuicai Zhong
    • Qingqing LiangHuilong ZhuHuicai Zhong
    • H01L29/772H01L21/8238H01L21/336
    • H01L29/78648H01L21/8213H01L21/8252H01L21/84H01L27/0605H01L27/1203H01L29/66545H01L29/66628
    • The invention relates to a transistor, a semiconductor device comprising the transistor and manufacturing methods for the transistor and the semiconductor device. The transistor according to the invention comprises: a substrate comprising at least a base layer, a first semiconductor layer, an insulating layer and a second semiconductor layer stacked sequentially; a gate stack formed on the second semiconductor layer; a source region and a drain region located on both sides of the gate stack respectively; a back gate comprising a back gate dielectric and a back gate electrode formed by the insulating layer and the first semiconductor layer, respectively; and a back gate contact formed on a portion of the back gate electrode. The back gate contact comprises an epitaxial part raised from the surface of the back gate electrode, and each of the source region and the drain region comprises an epitaxial part raised from the surface of the second semiconductor layer. As compared to a conventional transistor, the manufacturing process of the transistor of the invention is simplified and the cost of manufacture is reduced.
    • 本发明涉及晶体管,包括晶体管的半导体器件和用于晶体管和半导体器件的制造方法。 根据本发明的晶体管包括:至少包括基层,第一半导体层,绝缘层和顺序层叠的第二半导体层的基板; 形成在所述第二半导体层上的栅叠层; 分别位于栅极堆叠的两侧的源极区域和漏极区域; 包括分别由所述绝缘层和所述第一半导体层形成的背栅电介质和背栅电极的背栅; 以及形成在背栅电极的一部分上的背栅极接触。 背栅极触点包括从背栅电极的表面凸起的外延部分,源区和漏区中的每一个包括从第二半导体层的表面凸出的外延部。 与常规晶体管相比,本发明的晶体管的制造工艺简化,制造成本降低。
    • 45. 发明授权
    • Transistor and method for manufacturing the same
    • 晶体管及其制造方法
    • US08779514B2
    • 2014-07-15
    • US13144903
    • 2011-02-25
    • Qingqing LiangHuicai ZhongHuilong Zhu
    • Qingqing LiangHuicai ZhongHuilong Zhu
    • H01L29/772H01L21/336
    • H01L29/78648H01L29/66545H01L29/66628
    • The invention relates to a transistor and a method for manufacturing the transistor. The transistor according to an embodiment of the invention may comprise: a substrate which comprises at least a back gate of the transistor, an insulating layer and a semiconductor layer stacked sequentially, wherein the back gate of the transistor is used for adjusting the threshold voltage of the transistor; a gate stack formed on the semiconductor layer, wherein the gate stack comprises a gate dielectric and a gate electrode formed on the gate dielectric; a spacer formed on sidewalls of the gate stack; and a source region and a drain region located on both sides of the gate stack, respectively, wherein the height of the gate stack is lower than the height of the spacer. The transistor enables the height of the gate stack to be reduced and therefore the performance of the transistor is improved.
    • 本发明涉及晶体管及其制造方法。 根据本发明的实施例的晶体管可以包括:至少包括晶体管的背栅极,绝缘层和顺序层叠的半导体层的衬底,其中晶体管的背栅极用于调节晶体管的阈值电压 晶体管; 形成在所述半导体层上的栅极堆叠,其中所述栅极堆叠包括形成在所述栅极电介质上的栅极电介质和栅电极; 形成在栅叠层的侧壁上的间隔物; 以及分别位于栅极堆叠的两侧的源极区域和漏极区域,其中栅极叠层的高度低于间隔物的高度。 该晶体管能够降低栅极叠层的高度,从而提高晶体管的性能。
    • 48. 发明申请
    • Semiconductor Structure and Method for Forming The Semiconductor Structure
    • 用于形成半导体结构的半导体结构和方法
    • US20130140624A1
    • 2013-06-06
    • US13807010
    • 2011-11-30
    • Qingqing LiangHuicai ZhongHuilong Zhu
    • Qingqing LiangHuicai ZhongHuilong Zhu
    • H01L29/78H01L29/66
    • H01L29/7827H01L21/28008H01L21/8221H01L21/84H01L27/0688H01L27/115H01L27/11556H01L27/1203H01L29/458H01L29/4908H01L29/66666H01L29/78642
    • The invention discloses a semiconductor structure comprising: a substrate, a conductor layer, and a dielectric layer surrounding the conductor layer on the substrate; a first insulating layer covering both of the conductor layer and the dielectric layer; a gate conductor layer formed on the first insulating layer, and a dielectric layer surrounding the gate conductor layer; and a second insulating layer covering both of the gate conductor layer and the dielectric layer surrounding the gate conductor layer; wherein a through hole filled with a semiconductor material penetrates through the gate conductor layer perpendicularly, the bottom of the through hole stops on the conductor layer, and a first conductor plug serving as a drain/source electrode is provided on the top of the through hole; and a second conductor plug serving as a source/drain electrode electrically contacts the conductor layer, and a third conductor plug serving as a gate electrode electrically contacts the gate conductor layer.
    • 本发明公开了一种半导体结构,包括:衬底,导体层和围绕衬底上的导体层的电介质层; 覆盖所述导体层和所述电介质层的第一绝缘层; 形成在第一绝缘层上的栅极导体层和围绕栅极导体层的电介质层; 以及覆盖所述栅极导体层和围绕所述栅极导体层的所述电介质层的第二绝缘层; 其中填充有半导体材料的通孔垂直地穿过栅极导体层,通孔的底部停在导体层上,并且用作漏极/源极的第一导体插塞设置在通孔的顶部 ; 和用作源/漏电极的第二导体插头与导体层电接触,并且用作栅电极的第三导体插头电接触栅极导体层。
    • 50. 发明申请
    • SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SAME
    • 半导体器件及其制造方法
    • US20130015526A1
    • 2013-01-17
    • US13380806
    • 2011-08-09
    • Qingqing LiangHuilong ZhuHuicai Zhong
    • Qingqing LiangHuilong ZhuHuicai Zhong
    • H01L27/12H01L21/84
    • H01L29/7849H01L21/823807H01L21/84H01L27/1203
    • The invention relates to a semiconductor device and a method for manufacturing such a semiconductor device. A semiconductor device according to an embodiment of the invention comprises: a substrate which comprises a base layer, an insulating layer on the base layer, and a semiconductor layer on the insulating layer; and a first transistor and a second transistor formed on the substrate, the first and second transistors being isolated from each other by a trench isolation structure formed in the substrate. Wherein at least a part of the base layer under at least one of the first and second transistors is strained, and the strained part of the base layer is adjacent to the insulating layer. The semiconductor device according to the invention increases the speed of the device and thus improves the performance of the device.
    • 本发明涉及半导体器件及其制造方法。 根据本发明实施例的半导体器件包括:基底,其包括基底层,基底层上的绝缘层和绝缘层上的半导体层; 以及形成在所述衬底上的第一晶体管和第二晶体管,所述第一晶体管和所述第二晶体管通过形成在所述衬底中的沟槽隔离结构彼此隔离。 其中在第一和第二晶体管中的至少一个晶体管下方的基底层的至少一部分被应变,并且基底层的应变部分与绝缘层相邻。 根据本发明的半导体器件增加了器件的速度,从而提高了器件的性能。