会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 41. 发明授权
    • Shallow trench isolation filled by high density plasma chemical vapor
deposition
    • 通过高密度等离子体化学气相沉积填充的浅沟槽隔离
    • US6037018A
    • 2000-03-14
    • US108866
    • 1998-07-01
    • Syun-Ming JangChu-Yun FuChen-Hua Douglas Yu
    • Syun-Ming JangChu-Yun FuChen-Hua Douglas Yu
    • C23C16/40H01L21/762B05D3/06H01L21/76
    • H01L21/76232C23C16/402
    • A method for filling shallow trenches 28 with a HDPCVD oxide 50. The invention has two liners: (a) a thermal oxide liner 36 and (b) an overlying conformal O.sub.3 -TEOS protective liner 40. The O.sub.3 -TEOS protective liner 40 prevents the HDPCVD oxide 50 from sputter damaging the trench sidewalls and the masking layer 24. The O.sub.3 -TEOS layer has novel process temperature (400 to 560.degree. C.) and low pressure (40 to 80 torr) that allows the O.sub.3 -TEOS layer to deposit uniformly over thermal oxide liner 36. The method begins by forming pad oxide layer 20 and a barrier layer 24 over a substrate. A trench 28 is formed in the substrate 10 through the pad oxide layer 20 and the barrier layer 24. A thermal oxide liner 36 and a protective O.sub.3 -TEOS liner layer 40 are formed over the walls of the trench 28 and over the barrier layer 24. Lastly, a high density plasma chemical vapor deposition (HDPCVD) oxide layer 50 is formed over the protective liner layer 40 filling the trench 28.
    • 用HDPCVD氧化物50填充浅沟槽28的方法。本发明具有两个衬垫:(a)热氧化物衬垫36和(b)上覆的共形O3-TEOS保护衬垫40.O3-TEOS保护衬垫40防止 HDPCVD氧化物50从溅射破坏沟槽侧壁和掩模层24.O3-TEOS层具有新的工艺温度(400至560℃)和低压(40至80托),允许O 3 -TEOS层沉积 该方法开始于在衬底上形成衬垫氧化物层20和阻挡层24。 沟槽28通过衬垫氧化物层20和阻挡层24形成在衬底10中。热氧化物衬里36和保护性O 3 -TEOS衬里层40形成在沟槽28的壁上并且在阻挡层24上方 最后,在填充沟槽28的保护衬垫层40之上形成高密度等离子体化学气相沉积(HDPCVD)氧化物层50。
    • 42. 发明授权
    • Fabrication of source/drain extensions with ultra-shallow junctions
    • 源极/漏极扩展与超浅结的制造
    • US08173503B2
    • 2012-05-08
    • US12617955
    • 2009-11-13
    • Yihang ChiuChu-Yun Fu
    • Yihang ChiuChu-Yun Fu
    • H01L21/8238H01L21/336
    • H01L21/823814
    • A method of forming an integrated circuit device includes providing a semiconductor substrate; forming a gate structure on the semiconductor substrate; and performing a pre-amorphized implantation (PAI) by implanting a first element selected from a group consisting essentially of indium and antimony to a top portion of the semiconductor substrate adjacent to the gate structure. The method further includes, after the step of performing the PAI, implanting a second element different from the first element into the top portion of the semiconductor substrate. The second element includes a p-type element when the first element includes indium, and includes an n-type element when the first element includes antimony.
    • 形成集成电路器件的方法包括提供半导体衬底; 在所述半导体衬底上形成栅极结构; 以及通过将选自由铟和锑组成的组中的第一元素注入到与栅极结构相邻的半导体衬底的顶部部分来执行预非晶化注入(PAI)。 该方法还包括在执行PAI的步骤之后,将不同于第一元件的第二元件注入到半导体衬底的顶部。 当第一元素包括铟时,第二元素包括p型元素,并且当第一元素包括锑时包括n型元素。
    • 49. 发明授权
    • Reduction of plasma damage for HDP-CVD PSG process
    • 降低HDP-CVD PSG工艺的等离子体损伤
    • US06423653B1
    • 2002-07-23
    • US09480271
    • 2000-01-11
    • Chu-Yun FuSyun-Ming Jang
    • Chu-Yun FuSyun-Ming Jang
    • G01R3126
    • H01L21/02129H01L21/02274H01L21/31053H01L21/31608H01L21/76837
    • A method for significantly reducing plasma damage during the deposition of inter-layer dielectric (ILD) gapfills on topographic substrates by high density plasma chemical vapor deposition (HDP-CVD). The method can also be applied to the deposition of dielectric layers on silicon oxide covered substrates. The method provides a modification of current state of the art practices in HDP-CVD by a novel variation in the RF input power to the plasma processing chamber during certain portions of the processing cycle. Specifically, top/side RF power is reduced from 3000W/4000W to 1300W/3100W during the heat-up portion of the cycle and plasma lift is eliminated during the wafer release and lift portion of the cycle by turning off the 1000W/2000W top/side RF power. A method for determining the degree of plasma induced damage by measurement of a flatband voltage is also provided.
    • 通过高密度等离子体化学气相沉积(HDP-CVD)在地形衬底上沉积层间电介质(ILD)间隙填料期间显着降低等离子体损伤的方法。 该方法也可应用于在氧化硅覆盖的衬底上沉积介电层。 该方法通过在处理周期的某些部分期间等离子体处理室的RF输入功率的新变化来提供HDP-CVD中现有技术现有技术的变化。 具体来说,在循环的加热部分期间,顶部/侧面RF功率从3000W / 4000W降低到1300W / 3100W,通过关闭1000W / 2000W顶部/ 侧RF功率。 还提供了通过测量平带电压来确定等离子体诱导的损伤程度的方法。
    • 50. 发明授权
    • HDP-CVD method for forming passivation layers with enhanced adhesion
    • 用于形成具有增强粘合力的钝化层的HDP-CVD方法
    • US06274514B1
    • 2001-08-14
    • US09336807
    • 1999-06-21
    • Syun-Ming JangChu-Yun Fu
    • Syun-Ming JangChu-Yun Fu
    • H01L2131
    • H01L21/02164H01L21/02211H01L21/02274H01L21/31612H01L2224/48095H01L2224/48463H01L2224/8592H01L2924/00014H01L2224/45099
    • A method for forming upon a substrate employed within a microelectronics fabrication a dielectric passivating layer with attenuated delamination and improved adhesion to subsequent passivating and encapsulating materials. There is first provided a substrate employed within a microelectronics fabrication. There is then formed upon the substrate a patterned microelectronics layer. There is then formed over the substrate a silicon containing dielectric layer employing high density plasma chemical vapor deposition (IDP-CVD) in two steps, wherein the conditions of the HDP-CVD process are optimized during the second step to provide a final layer portion with a greater degree of surface topography. Subsequently there are formed over the substrate an additional passivation layer with attenuated delamination and an organic polymer overcoat layer with improved adhesion.
    • 一种用于在微电子制造中使用的基板上形成具有减弱的分层的电介质钝化层并改善对随后的钝化和封装材料的粘附性的方法。 首先提供了在微电子制造中使用的衬底。 然后在衬底上形成图案化的微电子层。 然后在两个步骤中在衬底上形成一层采用高密度等离子体化学气相沉积(IDP-CVD)的含硅电介质层,其中HDP-CVD工艺的条件在第二步骤期间被优化以提供最终层部分 更大程度的表面形貌。 随后,在衬底上形成具有减弱的分层的附加钝化层和具有改善的粘附性的有机聚合物外涂层。