会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 43. 发明申请
    • MODULATION TABLE, MODULATING APPARATUS AND METHOD, PROGRAM, AND RECORDING MEDIUM
    • 调制表,调制装置和方法,程序和记录介质
    • US20070103352A1
    • 2007-05-10
    • US11556946
    • 2006-11-06
    • Toshiyuki Nakagawa
    • Toshiyuki Nakagawa
    • H03M3/00
    • H03M5/145
    • A modulation table for converting data with a basic data length of m bits into a variable length code (d,k;m,n;r) is provided. The modulation table includes a basic table for converting data patterns into code patterns and a replacement table for replacing data patterns with code patterns. The replacement table includes minimum-run-successive-occurrence limiting data patterns for limiting the number of times of successive occurrence of the minimum run to N (N>1) or less and minimum-run-successive-occurrence limiting code patterns corresponding to the minimum-run-successive-occurrence limiting data patterns. At least one of the minimum-run-successive-occurrence limiting code patterns includes an undetermined code. A condition for determining whether the minimum-run-successive-occurrence limiting code pattern including the undetermined code is converted as a whole or divided and converted individually is defined by a data bit immediately following the minimum-run-successive-occurrence limiting data pattern corresponding to the minimum-run-successive-occurrence limiting code pattern including the undetermined code.
    • 提供了用于将具有m位的基本数据长度的数据转换为可变长度代码(d,k; m,n; r)的调制表。 调制表包括用于将数据模式转换为代码模式的基本表和用于用代码模式替换数据模式的替换表。 替换表包括最小连续发生限制数据模式,用于将连续出现的最小次数的次数限制为对应于N(N> 1)或更小的最小连续发生限制码模式 最小运行连续发生限制数据模式。 最小运行连续发生限制码模式中的至少一个包括未确定的码。 用于确定包括未确定代码的最小连续发生限制码模式是否被整体转换或单独分割和转换的条件由紧邻在最小连续发生限制数据模式对应的数据位定义 到包括未确定码的最小连续发生限制码模式。
    • 46. 发明授权
    • Modulation apparatus and method, and DSV-control-bit generating method
    • 调制装置和方法,以及DSV控制位产生方法
    • US06982660B2
    • 2006-01-03
    • US11102359
    • 2005-04-07
    • Toshiyuki NakagawaMinoru TobitaHiroshige Okamura
    • Toshiyuki NakagawaMinoru TobitaHiroshige Okamura
    • H03M5/00H03M7/40
    • G11B20/1426H03M5/145
    • A modulation apparatus and method for more accurately determining a value of a control bit to be inserted into a data sequence and digital sum value (DSV) control bit generating method in which a data conversion unit supplies modulation-delimiter information including information regarding delimiters of modulation of a data sequence based on a conversion table to a modulation-delimiter detecting unit and supplies to a valid-delimiter detecting unit a DSV-segment-delimiter signal including information regarding a delimiter position of a DSV segment of the data sequence having the DSV control bit. The modulation-delimiter detecting unit detects modulation-delimiter positions based on the modulation-delimiter information supplied thereto and supplies a modulation-delimiter signal to the valid-delimiter detecting unit. The valid-delimiter detecting unit, based on the DSV-segment-delimiter signal supplied thereto, detects a valid-delimiter position for controlling timing for determining a DSV control bit of the relevant DSV segment from the modulation-delimiter positions represented by the modulation-delimiter signal supplied thereto.
    • 一种用于更精确地确定要插入到数据序列中的控制位的值的调制装置和方法以及数字和值(DSV)控制位产生方法,其中数据转换单元提供包括关于调制定界符的信息的调制分隔符信息 将基于转换表的数据序列发送到调制分隔符检测单元,并向有效定界符检测单元提供包括关于具有DSV控制的数据序列的DSV段的定界符位置的信息的DSV段分隔符信号 位。 调制分隔符检测单元根据提供给其的调制分隔符信息来检测调制分隔符位置,并将调制分隔符信号提供给有效分隔符检测单元。 有效定界符检测单元基于提供给其的DSV段分隔符信号,从由调制分隔符表示的调制分隔符位置检测用于控制用于确定相关DSV段的DSV控制位的定时的有效分隔符位置, 分隔符信号。
    • 47. 发明授权
    • Modulating apparatus and method, and DSV control bit producing method
    • 调制装置和方法,以及DSV控制位产生方法
    • US06950042B2
    • 2005-09-27
    • US10467399
    • 2002-12-10
    • Toshiyuki NakagawaHiroshige OkamuraMinoru Tobita
    • Toshiyuki NakagawaHiroshige OkamuraMinoru Tobita
    • G11B20/10G11B20/14H03M5/14H03M7/14H03M5/00
    • H03M5/145G11B20/10G11B20/1426G11B2020/1457
    • The present invention relates to a modulation apparatus and method and a DSV-control-bit generating method for suppressing an increase in circuit size of the modulation apparatus. When an input data stream is supplied to a DSV control bit determination unit 31, the DSV control bit determination unit 31 determines a DSV control bit to be inserted into the input data stream. Upon supplying the input data stream to the DSV control bit determination unit 31, the input data stream is simultaneously supplied to a delay processor 32. The input data stream is delayed for a predetermined delay time and supplied to a determined-DSV-control-bit insertion unit 33. The determined-DSV-control-bit insertion unit 33 inserts the DSV control bit determined by the DSV control bit determination unit 31 into a predetermined position of the input data stream supplied by the delay means and supplies the input data stream containing the DSV control bit to a modulator 34. The modulator 34 modulates the input data stream containing the DSV control bit into a code string in accordance with a predetermined coding rule (for example, 1,7PP modulation).
    • 本发明涉及用于抑制调制装置的电路尺寸增加的调制装置和方法以及DSV控制位产生方法。 当输入数据流被提供给DSV控制位确定单元31时,DSV控制位确定单元31确定要插入到输入数据流中的DSV控制位。 在将输入数据流提供给DSV控制位确定单元31时,输入数据流被同时提供给延迟处理器32。 输入数据流延迟预定的延迟时间并提供给确定的DSV控制位插入单元33。 确定的DSV控制位插入单元33将由DSV控制位确定单元31确定的DSV控制位插入由延迟装置提供的输入数据流的预定位置,并将包含DSV控制位的输入数据流 到调制器34。 调制器34根据预定的编码规则(例如,1,7PP调制)将包含DSV控制位的输入数据流调制成代码串。
    • 49. 发明申请
    • Modulating apparatus and method, and dsv control bit producing method
    • 调制装置和方法,以及dsv控制位产生方法
    • US20050017881A1
    • 2005-01-27
    • US10467399
    • 2002-12-10
    • Toshiyuki NakagawaHiroshige OkamuraMinoru Tobita
    • Toshiyuki NakagawaHiroshige OkamuraMinoru Tobita
    • G11B20/10G11B20/14H03M5/14H03M7/14H03M7/00
    • H03M5/145G11B20/10G11B20/1426G11B2020/1457
    • The present invention relates to a modulation apparatus and method and a DSV-control-bit generating method for suppressing an increase in circuit size of the modulation apparatus. When an input data stream is supplied to a DSV control bit determination unit 31, the DSV control bit determination unit 31 determines a DSV control bit to be inserted into the input data stream. Upon supplying the input data stream to the DSV control bit determination unit 31, the input data stream is simultaneously supplied to a delay processor 32. The input data stream is delayed for a predetermined delay time and supplied to a determined-DSV-control-bit insertion unit 33. The determined-DSV-control-bit insertion unit 33 inserts the DSV control bit determined by the DSV control bit determination unit 3.1 into a predetermined position of the input data stream supplied by the delay means and supplies the input data stream containing the DSV control bit to a modulator 34. The modulator 34 modulates the input data stream containing the DSV control bit into a code string in accordance with a predetermined coding rule (for example, 1,7PP modulation).
    • 本发明涉及用于抑制调制装置的电路尺寸增加的调制装置和方法以及DSV控制位产生方法。 当输入数据流被提供给DSV控制位确定单元31时,DSV控制位确定单元31确定要插入到输入数据流中的DSV控制位。 在将输入数据流提供给DSV控制位确定单元31时,输入数据流被同时提供给延迟处理器32.输入数据流被延迟预定的延迟时间并提供给确定的DSV控制位 插入单元33.确定的DSV控制位插入单元33将由DSV控制位确定单元3.1确定的DSV控制位插入由延迟装置提供的输入数据流的预定位置,并提供包含 DSV控制位到调制器34.调制器34根据预定的编码规则(例如,1,7PP调制)将包含DSV控制位的输入数据流调制成代码串。