会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 21. 发明申请
    • SYSTEM CACHE WITH QUOTA-BASED CONTROL
    • 基于QUOTA的控制系统缓存
    • US20140075118A1
    • 2014-03-13
    • US13610642
    • 2012-09-11
    • Sukalpa BiswasShinye ShiuJames Wang
    • Sukalpa BiswasShinye ShiuJames Wang
    • G06F12/08
    • G06F12/08G06F12/0831G06F12/0871G06F12/123G06F12/126G06F2212/6042Y02D10/13
    • Methods and apparatuses for implementing a system cache with quota-based control. Quotas may be assigned on a group ID basis to each group ID that is assigned to use the system cache. The quota does not reserve space in the system cache, but rather the quota may be used within any way within the system cache. The quota may prevent a given group ID from consuming more than a desired amount of the system cache. Once a group ID's quota has been reached, no additional allocation will be permitted for that group ID. The total amount of allocated quota for all group IDs can exceed the size of system cache, such that the system cache can be oversubscribed. The sticky state can be used to prioritize data retention within the system cache when oversubscription is being used.
    • 实现基于配额控制的系统缓存的方法和装置。 可以根据分配给使用系统高速缓存的每个组ID将组ID分配给配额。 配额不会在系统缓存中保留空间,而是可以以任何方式在系统缓存中使用配额。 配额可能会阻止给定组ID消耗超过所需数量的系统高速缓存。 达到组ID的配额后,不会对该组ID进行额外的分配。 所有组ID的分配配额的总量可能超过系统缓存的大小,从而可以超额订阅系统缓存。 当使用超额认购时,粘性状态可用于优先考虑系统缓存内的数据保留。
    • 22. 发明申请
    • Multiple Critical Word Bypassing in a Memory Controller
    • 多个关键字旁路在内存控制器
    • US20120137078A1
    • 2012-05-31
    • US12955699
    • 2010-11-29
    • Sukalpa BiswasHao ChenBrian P. Lilly
    • Sukalpa BiswasHao ChenBrian P. Lilly
    • G06F12/08G06F12/00
    • G06F12/0893G06F13/1673
    • In one embodiment, a memory controller may be configured to transmit two or more critical words (or beats) corresponding to two or more different read requests prior to returning the remaining beats of the read requests. Such an embodiment may reduce latency to the sources of the memory requests, which may be stalled awaiting the critical words. The remaining words may fill a cache block or other buffer, but may not be required by the sources as quickly as the critical words in order to support higher performance. In some embodiments, once a remaining beat of a block is transmitted, all of the remaining beats may be transmitted contiguously. In other embodiments, additional critical words may be forwarded between remaining beats of a block.
    • 在一个实施例中,存储器控制器可以被配置为在返回读取请求的剩余节拍之前发送对应于两个或更多个不同读取请求的两个或更多个关键词(或节拍)。 这样的实施例可以减少对可能被停止等待关键词的存储器请求的源的等待时间。 剩余的单词可以填充缓存块或其他缓冲区,但可能不需要来源与关键字一样快以支持更高的性能。 在一些实施例中,一旦发送了块的剩余节拍,则所有剩余的节拍可以连续传输。 在其他实施例中,可以在块的剩余节拍之间转发附加关键词。
    • 23. 发明申请
    • Reordering in the Memory Controller
    • 在内存控制器中重新排序
    • US20120072679A1
    • 2012-03-22
    • US12883888
    • 2010-09-16
    • Sukalpa BiswasHao Chen
    • Sukalpa BiswasHao Chen
    • G06F12/00
    • G06F13/1642G06F13/1626
    • In an embodiment, a memory controller includes multiple ports. Each port may be dedicated to a different type of traffic. In an embodiment, quality of service (QoS) parameters may be defined for the traffic types, and different traffic types may have different QoS parameter definitions. The memory controller may be configured to scheduled operations received on the different ports based on the QoS parameters. In an embodiment, the memory controller may support upgrade of the QoS parameters when subsequent operations are received that have higher QoS parameters, via sideband request, and/or via aging of operations. In an embodiment, the memory controller is configured to reduce emphasis on QoS parameters and increase emphasis on memory bandwidth optimization as operations flow through the memory controller pipeline.
    • 在一个实施例中,存储器控制器包括多个端口。 每个端口可能专用于不同类型的流量。 在一个实施例中,可以为业务类型定义服务质量(QoS)参数,并且不同的业务类型可以具有不同的QoS参数定义。 存储器控制器可以被配置为基于QoS参数在不同端口上接收的调度操作。 在一个实施例中,当接收到具有较高QoS参数,经由边带请求和/或通过操作老化的后续操作时,存储器控制器可以支持QoS参数的升级。 在一个实施例中,存储器控制器被配置为当操作流过存储器控制器管线时,减少对QoS参数的强调并且增加对存储器带宽优化的重视。
    • 24. 发明申请
    • QoS-aware scheduling
    • QoS感知调度
    • US20120069034A1
    • 2012-03-22
    • US12883864
    • 2010-09-16
    • Sukalpa BiswasHao Chen
    • Sukalpa BiswasHao Chen
    • G09G5/39G06F12/00
    • G06F9/5033G06F13/1668
    • In an embodiment, a memory controller includes multiple ports. Each port may be dedicated to a different type of traffic. In an embodiment, quality of service (QoS) parameters may be defined for the traffic types, and different traffic types may have different QoS parameter definitions. The memory controller may be configured to scheduled operations received on the different ports based on the QoS parameters. In an embodiment, the memory controller may support upgrade of the QoS parameters when subsequent operations are received that have higher QoS parameters, via sideband request, and/or via aging of operations. In an embodiment, the memory controller is configured to reduce emphasis on QoS parameters and increase emphasis on memory bandwidth optimization as operations flow through the memory controller pipeline.
    • 在一个实施例中,存储器控制器包括多个端口。 每个端口可能专用于不同类型的流量。 在一个实施例中,可以为业务类型定义服务质量(QoS)参数,并且不同的业务类型可以具有不同的QoS参数定义。 存储器控制器可以被配置为基于QoS参数在不同端口上接收的调度操作。 在一个实施例中,当接收到具有较高QoS参数,经由边带请求和/或通过操作老化的后续操作时,存储器控制器可以支持QoS参数的升级。 在一个实施例中,存储器控制器被配置为当操作流过存储器控制器管线时,减少对QoS参数的强调并且增加对存储器带宽优化的重视。
    • 25. 发明申请
    • Combined Single Error Correction/Device Kill Detection Code
    • 组合单错误纠正/设备杀毒检测码
    • US20120017135A1
    • 2012-01-19
    • US13246736
    • 2011-09-27
    • Brian P. LillyRobert GriesSridhar P. SubramanianSukalpa BiswasHao Chen
    • Brian P. LillyRobert GriesSridhar P. SubramanianSukalpa BiswasHao Chen
    • H03M13/09G06F11/08
    • H03M13/09G06F11/1004
    • In one embodiment, an apparatus includes a check/correct circuit coupled to a control circuit. The check/correct circuit is coupled to receive a block of data and corresponding check bits. The block of data is received as N transmissions, each transmission including M data bits and L check bits. The check/correct circuit is configured to detect one or more errors in each of a plurality of non-overlapping windows of K bits in the M data bits, responsive to the M data bits and the L check bits. The control circuit is configured to record which of the plurality of windows have had errors detected and, if a given window of the plurality of windows has had errors detected in each of the N transmissions of the block, the control circuit is configured to signal a device failure. Each of K, L, M, and N are integers greater than one.
    • 在一个实施例中,装置包括耦合到控制电路的检查/校正电路。 检查/校正电路被耦合以接收数据块和相应的校验位。 数据块作为N个传输被接收,每个传输包括M个数据位和L个校验位。 检查/校正电路被配置为响应于M个数据位和L个校验位来检测M个数据位中K位的多个非重叠窗口中的每一个中的一个或多个错误。 控制电路被配置为记录多个窗口中哪一个具有检测到的错误,并且如果多个窗口的给定窗口在块的N个传输中的每一个中都检测到错误,则控制电路被配置为发信号 设备故障 K,L,M和N中的每一个是大于1的整数。
    • 26. 发明申请
    • Oversampling-Based Scheme for Synchronous Interface Communication
    • 基于过采样的同步接口通信方案
    • US20080195884A1
    • 2008-08-14
    • US11740452
    • 2007-04-26
    • Sridhar P. SubramanianSukalpa BiswasVincent R. von KaenelPriya Ananthanarayanan
    • Sridhar P. SubramanianSukalpa BiswasVincent R. von KaenelPriya Ananthanarayanan
    • G06F1/00
    • G06F1/04
    • In one embodiment, an apparatus to synchronously communicate on an interface that has an associated interface clock for a circuit that has an internal clock used internal to the circuit comprises a control circuit coupled to receive the internal clock and the interface clock. The control circuit is configured to sample the interface clock multiple times per clock cycle of the internal clock and to detect a phase difference, to a granularity of the samples, between the internal clock and the interface clock. The apparatus comprises a data path that is configured to transport data between an internal clock domain and an interface clock domain. The data path is configured to provide at least two different timings on the transported data relative to the internal clock. The control circuit is coupled to the data path and is configured to select one of the timings responsive to a detected phase difference.
    • 在一个实施例中,在具有用于电路内部使用的内部时钟的电路的相关接口时钟的接口上同步通信的装置包括耦合以接收内部时钟和接口时钟的控制电路。 控制电路被配置为在内部时钟的每个时钟周期多次对接口时钟进行采样,并且在内部时钟和接口时钟之间检测到采样的粒度的相位差。 该装置包括被配置为在内部时钟域和接口时钟域之间传送数据的数据路径。 数据路径被配置为在传送的数据上相对于内部时钟提供至少两个不同的定时。 控制电路耦合到数据路径,并且被配置为响应于检测到的相位差来选择定时之一。
    • 29. 发明授权
    • System cache with sticky allocation
    • 具有粘性分配的系统缓存
    • US09311251B2
    • 2016-04-12
    • US13594932
    • 2012-08-27
    • Sukalpa BiswasShinye ShiuJames Wang
    • Sukalpa BiswasShinye ShiuJames Wang
    • G06F12/00G06F12/12
    • G06F12/126Y02D10/13
    • Methods and apparatuses for implementing a system cache within a memory controller. Multiple requesting agents may allocate cache lines in the system cache, and each line allocated in the system cache may be associated with a specific group ID. Also, each line may have a corresponding sticky state which indicates if the line should be retained in the cache. The sticky state is determined by an allocation hint provided by the requesting agent. When a cache line is allocated with the sticky state, the line will not be replaced by other cache lines fetched by any other group IDs.
    • 用于在存储器控制器内实现系统高速缓存的方法和装置。 多个请求代理可以在系统高速缓存中分配高速缓存行,并且在系统高速缓存中分配的每一行可以与特定的组ID相关联。 此外,每行可以具有相应的粘性状态,其指示该行是否应保留在高速缓存中。 粘性状态由请求代理提供的分配提示确定。 当缓存行被分配为粘性状态时,该行不会被任何其他组ID获取的其他高速缓存行所替代。
    • 30. 发明授权
    • Matrix for numerical comparison
    • 矩阵进行数值比较
    • US08856459B1
    • 2014-10-07
    • US13313327
    • 2011-12-07
    • Sukalpa BiswasHao Chen
    • Sukalpa BiswasHao Chen
    • G06F13/18
    • G06F13/385
    • A method and apparatus for utilizing a matrix to store numerical comparisons is disclosed. In one embodiment, an apparatus includes an array in which results of comparisons are stored. The comparisons are performed between numbers associated with agents (or functional units) that have access to a shared resource. The numbers may be a value to indicate a priority for their corresponding agents. The comparison results stored in an array may be generated based on comparisons between two different numbers associated with two different agents, and may indicate the priority of each relative to the other. When two different agents concurrently assert requests for access to the shared resource, a control circuit may access the array to determine which of the two has the higher priority. The agent having the higher priority may then be granted access to the shared resource.
    • 公开了一种利用矩阵存储数值比较的方法和装置。 在一个实施例中,一种装置包括其中存储比较结果的阵列。 在与可以访问共享资源的代理(或功能单元)相关联的数字之间执行比较。 这些数字可能是指示其相应代理人的优先级的值。 可以基于与两个不同代理相关联的两个不同数字之间的比较来生成存储在阵列中的比较结果,并且可以指示每个相对于另一个的优先级。 当两个不同的代理同时断言访问共享资源的请求时,控制电路可以访问阵列以确定两者中的哪一个具有较高的优先级。 然后可以授予具有较高优先级的代理对该共享资源的访问。