会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 11. 发明申请
    • Transistor and Method for Manufacturing the Same
    • 晶体管及其制造方法
    • US20120168865A1
    • 2012-07-05
    • US13144903
    • 2011-02-25
    • Qingqing LiangHuicai ZhongHuilong Zhu
    • Qingqing LiangHuicai ZhongHuilong Zhu
    • H01L29/772H01L21/336
    • H01L29/78648H01L29/66545H01L29/66628
    • The invention relates to a transistor and a method for manufacturing the transistor. The transistor according to an embodiment of the invention may comprise: a substrate which comprises at least a back gate of the transistor, an insulating layer and a semiconductor layer stacked sequentially, wherein the back gate of the transistor is used for adjusting the threshold voltage of the transistor; a gate stack formed on the semiconductor layer, wherein the gate stack comprises a gate dielectric and a gate electrode formed on the gate dielectric; a spacer formed on sidewalls of the gate stack; and a source region and a drain region located on both sides of the gate stack, respectively, wherein the height of the gate stack is lower than the height of the spacer. The transistor enables the height of the gate stack to be reduced and therefore the performance of the transistor is improved.
    • 本发明涉及晶体管及其制造方法。 根据本发明的实施例的晶体管可以包括:至少包括晶体管的背栅极,绝缘层和顺序层叠的半导体层的衬底,其中晶体管的背栅极用于调节晶体管的阈值电压 晶体管; 形成在所述半导体层上的栅极堆叠,其中所述栅极堆叠包括形成在所述栅极电介质上的栅极电介质和栅电极; 形成在栅叠层的侧壁上的间隔物; 以及分别位于栅极堆叠的两侧的源极区域和漏极区域,其中栅极叠层的高度低于间隔物的高度。 该晶体管能够降低栅极叠层的高度,从而提高晶体管的性能。
    • 13. 发明授权
    • Semiconductor devices and methods for manufacturing the same
    • 半导体器件及其制造方法
    • US09312361B2
    • 2016-04-12
    • US13578872
    • 2012-05-18
    • Huilong ZhuQingqing LiangHuicai Zhong
    • Huilong ZhuQingqing LiangHuicai Zhong
    • H01L29/78H01L29/66
    • H01L29/6659H01L29/66659H01L29/7835
    • Semiconductor devices and methods for manufacturing the same are disclosed. In one embodiment, the method comprises: forming a first shielding layer on a substrate, and forming a first spacer on a sidewall of the first shielding layer; forming one of source and drain regions with the first shielding layer and the first spacer as a mask; forming a second shielding layer on the substrate, and removing the first shielding layer; forming the other of the source and drain regions with the second shielding layer and the first spacer as a mask; removing at least a portion of the first spacer; and forming a gate dielectric layer, and forming a gate conductor in the form of spacer on a sidewall of the second shielding layer or on a sidewall of a remaining portion of the first spacer.
    • 公开了半导体装置及其制造方法。 在一个实施例中,该方法包括:在衬底上形成第一屏蔽层,并在第一屏蔽层的侧壁上形成第一间隔物; 用第一屏蔽层和第一间隔件作为掩模形成源区和漏区之一; 在所述基板上形成第二屏蔽层,并移除所述第一屏蔽层; 用第二屏蔽层和第一间隔物作为掩模形成源区和漏区中的另一个; 去除所述第一间隔物的至少一部分; 以及形成栅极电介质层,以及在所述第二屏蔽层的侧壁或所述第一间隔物的剩余部分的侧壁上形成间隔物形式的栅极导体。
    • 19. 发明授权
    • Method for manufacturing fin field-effect transistor
    • 散射场效应晶体管的制造方法
    • US08481379B2
    • 2013-07-09
    • US13375976
    • 2011-08-10
    • Qingqing LiangHuilong ZhuHuicai Zhong
    • Qingqing LiangHuilong ZhuHuicai Zhong
    • H01L21/338
    • H01L29/66545H01L29/66795
    • An embodiment of the present invention discloses a method for manufacturing a FinFET, when a fin is formed, a dummy gate across the fin is formed on the fin, a source/drain opening is formed in both the cover layer and the first dielectric layer at both sides of the dummy gate, the source/drain opening is at both sides of the fin covered by the dummy gate and is an opening region surrounded by the cover layer and the first dielectric layer around it. In the formation of a source/drain region in the source/drain opening, stress is generated due to lattice mismatching, and applied to the channel due to the limitation by the source/drain opening in the first dielectric layer, thereby increasing the carrier mobility of the device, and improving the performance of the device.
    • 本发明的一个实施例公开了一种制造FinFET的方法,在翅片形成时,在翅片上形成跨鳍片的虚拟栅极,在覆盖层和第一电介质层中形成源极/漏极开口 虚拟栅极的两侧,源极/漏极开口处于由虚拟栅极覆盖的鳍的两侧,并且是由覆盖层和围绕其的第一介电层包围的开口区域。 在源极/漏极开口中的源极/漏极区域的形成中,由于晶格失配而产生应力,并且由于第一介电层中的源极/漏极开口的限制而施加到沟道,从而增加载流子迁移率 的设备,并提高设备的性能。