会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Error detecting circuit in a line length decoding system
    • 线路长度解码系统中的错误检测电路
    • US06201487B1
    • 2001-03-13
    • US09368347
    • 1999-08-05
    • Seong Mo ParkJin Jong ChaHan Jin Cho
    • Seong Mo ParkJin Jong ChaHan Jin Cho
    • H03M740
    • H03M7/46
    • An error detection circuit for detecting errors occurring in a data obtained by decoding a compressed image data block by block in a line length decoding system, includes a first storage device for temporarily storing the run representing the number of zeros (‘0’s) in the compressed image data and an EOB signal externally inputted, a selection signal generator for generating a first and a second selection signal in response to the EOB signal supplied from the first storage device, a first selection circuit for selectively transferring the run supplied by the first storage device or ground signal according to the first selection signal, a second selection circuit for selectively transferring the run supplied by the first storage device or ground signal according to the second selection signal, a reference value generator for generating a reference value based on the output signal of the first selection circuit according to an operation control signal externally inputted, accumulator for accumulating the output of the second selection circuit based on the feedback signal from a second storage device, the second storage device temporarily storing the output of the accumulator, and an error detector for detecting the errors based on the reference value and the output of the second storage device.
    • 一种误差检测电路,用于检测通过在行长解码系统中逐块解码压缩图像数据而获得的数据中发生的错误,包括:第一存储装置,用于临时存储表示压缩的零数量(“0”)的运行 图像数据和外部输入的EOB信号,响应于从第一存储装置提供的EOB信号产生第一和第二选择信号的选择信号发生器,用于选择性地传送由第一存储装置提供的运行的第一选择电路 或接地信号,第二选择电路,用于根据第二选择信号选择性地传送由第一存储装置提供的运行或接地信号;参考值发生器,用于基于第一选择信号的输出信号产生参考值; 第一选择电路根据外部输入的操作控制信号,蓄电池 基于来自第二存储装置的反馈信号累积第二选择电路的输出,第二存储装置临时存储累加器的输出,以及错误检测器,用于基于参考值和第二选择电路的输出检测错误 储存设备。
    • 6. 发明授权
    • Crossbar switch architecture for multi-processor SoC platform
    • 交叉开关架构为多处理器SoC平台
    • US07554355B2
    • 2009-06-30
    • US11607515
    • 2006-12-01
    • June Young ChangHan Jin Cho
    • June Young ChangHan Jin Cho
    • H04L12/50H03K17/00
    • H04L49/101H04L49/15H04L49/45
    • Provided is a crossbar switch architecture appropriate to a multi-processor system-on-a-chip (SoC) platform including a plurality of masters and slaves, capable of high-speed data transfer, allowing the number of masters or slaves therein to be easily increased, and having a simple control structure. The crossbar switch architecture includes 2×1 multiplexers connected in a matrix form consisting of rows and columns. The 2×1 multiplexers each have one input line connected with an output line of a multiplexer at a front column of the same row, and the other input line connected with an input/output line of a column including the corresponding multiplexer, and an output line of a multiplexer at the last column of each row is connected with an input/output line of the row.
    • 提供了一种适用于多处理器片上系统(SoC)平台的交叉开关架构,其包括能够进行高速数据传输的多个主机和从机,从而允许其中的主机或从机的数量容易 增加并具有简单的控制结构。 交叉开关架构包括以行和列组成的矩阵形式连接的2x1多路复用器。 2×1复用器各自具有一个输入线,与同一行前列的多路复用器的输出线连接,另一条输入线与包括相应多路复用器的列的输入/输出线连接,另一条输入线与 每行最后一列的多路复用器与该行的输入/输出线连接。
    • 9. 发明申请
    • Crossbar switch architecture for multi-processor SoC platform
    • 交叉开关架构为多处理器SoC平台
    • US20070126474A1
    • 2007-06-07
    • US11607515
    • 2006-12-01
    • June Young ChangHan Jin Cho
    • June Young ChangHan Jin Cho
    • H03K19/173
    • H04L49/101H04L49/15H04L49/45
    • Provided is a crossbar switch architecture appropriate to a multi-processor system-on-a-chip (SoC) platform including a plurality of masters and slaves, capable of high-speed data transfer, allowing the number of masters or slaves therein to be easily increased, and having a simple control structure. The crossbar switch architecture includes 2×1 multiplexers connected in a matrix form consisting of rows and columns. The 2×1 multiplexers each have one input line connected with an output line of a multiplexer at a front column of the same row, and the other input line connected with an input/output line of a column including the corresponding multiplexer, and an output line of a multiplexer at the last column of each row is connected with an input/output line of the row.
    • 提供了一种适用于多处理器片上系统(SoC)平台的交叉开关架构,其包括能够进行高速数据传输的多个主机和从机,从而允许其中的主机或从机的数量容易 增加并具有简单的控制结构。 交叉开关架构包括以行和列组成的矩阵形式连接的2x1多路复用器。 2×1复用器各自具有一个输入线,与同一行前列的多路复用器的输出线连接,另一条输入线与包括相应多路复用器的列的输入/输出线连接,另一条输入线与 每行最后一列的多路复用器与该行的输入/输出线连接。