
基本信息:
- 专利标题: Radiation Tolerance by Clock Signal Interleaving
- 专利标题(中):通过时钟信号交错的辐射公差
- 申请号:US12051002 申请日:2008-03-19
- 公开(公告)号:US20090241073A1 公开(公告)日:2009-09-24
- 发明人: Matthew R. Ellavsky , Aj KleinOsowski , Scott M. Willenborg
- 申请人: Matthew R. Ellavsky , Aj KleinOsowski , Scott M. Willenborg
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
A method for designing integrated circuits uses clock signal interleaving to reduce the likelihood of a soft error arising from an upset in a clock distribution network. At least two circuits in a circuit description are identified as being sensitive to radiation, and different clock distribution nodes are assigned to the two circuits. Several exemplary implementations are disclosed. The second circuit may be a redundant replica of the first circuit, such as a reset circuit. The first and second circuits may be components of a modular redundant circuit such as a triple modular redundancy flip-flop. The first circuit may include a set of data bits for an entry of a storage array such as a register or memory array, and the second circuit may include a set of check bits associated with the entry.
摘要(中):
一种设计集成电路的方法使用时钟信号交织来减少由时钟分配网络中的不适引起的软错误的可能性。 电路描述中的至少两个电路被识别为对辐射敏感,并且不同的时钟分配节点被分配给两个电路。 公开了几个示例性实现。 第二电路可以是第一电路的冗余复制品,例如复位电路。 第一和第二电路可以是模块化冗余电路的组件,例如三模块冗余触发器。 第一电路可以包括用于诸如寄存器或存储器阵列的存储阵列的入口的一组数据位,并且第二电路可以包括与该条目相关联的一组校验位。
公开/授权文献:
- US08271912B2 Radiation tolerance by clock signal interleaving 公开/授权日:2012-09-18