会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • HDLC HARDWARE ACCELERATOR
    • HDLC硬件加速器
    • WO2003073726A2
    • 2003-09-04
    • PCT/US2003/006330
    • 2003-02-27
    • QUALCOMM INCORPORATED
    • ABROL, NischalLIN, JianPAN, HanfangTURNER, Simon
    • H04L29/06
    • H04L69/08H04L69/16H04L69/168H04L69/324
    • An HDLC accelerator includes a deframer and framer to respectively accelerate the deframing and framing processes for PPP packets. The deframer includes an input interface unit, a detection unit, a conversion unit, and an output interface unit. The input interface unit receives a packet of data to be deframed. The detection unit evaluates each data byte to detect for special bytes (e.g., flag, escape, and invalid bytes). The conversion unit deframes the received data by removing flag and escape bytes, "un-escaping" the data byte following each escape byte, providing a header word for each flag byte, and checking each deframed packet based on a frame check sequence (FCS) value associated with the packet. The output interface unit provides deframed data and may further perform byte alignment in providing the deframed data. A state control unit provides control signals indicative of specific tasks to be performed for deframing.
    • HDLC加速器包括一个除帧和帧分频器,以分别加速PPP报文的去帧和成帧过程。 除法器包括输入接口单元,检测单元,转换单元和输出接口单元。 输入接口单元接收要解帧的数据包。 检测单元评估每个数据字节以检测特殊字节(例如,标志,转义和无效字节)。 转换单元通过删除标志和转义字节来去除所接收的数据,“解除”每个转义字节后面的数据字节,为每个标志字节提供标题字,并且基于帧校验序列(FCS)检查每个失真的分组, 值与数据包相关联。 输出接口单元提供去数据,并且可以在提供失真数据时进一步执行字节对齐。 状态控制单元提供指示要执行的特定任务的控制信号。
    • 3. 发明申请
    • SYSTEMS, METHODS AND APPARATUS FOR ADAPTIVE PERSISTENT ACKNOWLEDGE PRIORITY CONTROL FOR BI-DIRECTIONAL TCP THROUGHPUT OPTIMIZATION
    • 用于自适应TCP持续优化的自适应确认优先级控制的系统,方法和装置
    • WO2015156973A1
    • 2015-10-15
    • PCT/US2015/021260
    • 2015-03-18
    • QUALCOMM INCORPORATED
    • LIN, JianKANG, InsungWANG, Shanshan
    • H04L1/18
    • H04W28/0278H04L1/1835H04L1/1854H04W72/0406
    • Systems, methods and apparatus for wireless communication are provided. In one aspect, the method comprises receiving at least one downlink packet. The method further comprises generating an acknowledge message in response to receiving the at least one downlink packet. The method further comprises prioritizing the acknowledge message in a buffer according to a probability, the probability based at least in part on a current utilization level of the buffer. The method may further comprise one or more of the following: setting the probability to a first value when the utilization level is below a first level, setting the probability to a second value when the utilization level is above the first level and below a second level, and setting the probability to a third value when the utilization level is above the second level. The second value may be adjusted based on feedback corresponding to a downlink throughput.
    • 提供了用于无线通信的系统,方法和装置。 一方面,该方法包括接收至少一个下行链路分组。 所述方法还包括响应于接收所述至少一个下行链路分组而生成确认消息。 该方法还包括根据概率将缓存器中的确认消息优先化,该概率至少部分地基于缓冲器的当前利用水平。 该方法还可以包括以下中的一个或多个:当利用水平低于第一水平时将概率设置为第一值,当利用水平高于第一水平并低于第二水平时​​将概率设置为第二值 ,并且当利用水平高于第二水平时​​将概率设置为第三值。 可以基于对应于下行链路吞吐量的反馈来调整第二值。
    • 4. 发明申请
    • METHOD AND SYSTEM FOR TRANSFER OF DATA BETWEEN AN ASIC HARDWARE AND AN EMBEDDED MICROPROCESSOR
    • ASIC硬件与嵌入式微处理器之间的数据传输方法与系统
    • WO2003023627A1
    • 2003-03-20
    • PCT/US2002/028677
    • 2002-09-10
    • QUALCOMM INCORPORATED
    • TURNER, SimonKING, ScottLIN, JianTAYLOR, Kerry
    • G06F13/40
    • G06F13/4013
    • A method and system for transferring data bytes includes a first memory adapted to store a plurality of multiple-byte data words including header field bytes and one or more data field bytes. The system also includes a second memory adapted to store data field bytes transferred thereto from the first memory. A controller coupled to the first and second memories reads a data word including the header field byte and the one or more data field bytes out of the first memory. The system also includes a data packer coupled to the controller and the second memory. The controller and data packer cooperate to transfer the one or more data field bytes of the first data word read from the first memory to the second memory. The data packer stores only the one or more data field bytes in the second memory contiguously with a previously transferred and stored data field byte.
    • 用于传送数据字节的方法和系统包括适于存储包括头字段字节和一个或多个数据字段字节的多个多字节数据字的第一存储器。 该系统还包括适于存储从第一存储器传送到其中的数据字段字节的第二存储器。 耦合到第一和第二存储器的控制器从第一存储器读出包括报头字段字节和一个或多个数据字段字节的数据字。 该系统还包括耦合到控制器和第二存储器的数据封装器。 控制器和数据封装器协作将从第一存储器读取的第一数据字的一个或多个数据字段字节传送到第二存储器。 数据打包器仅将第二存储器中的一个或多个数据字段字节与先前传送和存储的数据字节字节连续存储。