会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • PREDICTIVE FEEDBACK COMPENSATION FOR PWM SWITCHING AMPLIFIERS
    • PWM开关放大器的预测反馈补偿
    • WO2009142718A2
    • 2009-11-26
    • PCT/US2009/003083
    • 2009-05-19
    • SILICON LABORATORIES INC.BEALE, Richard, G.KHOURY, John, M.
    • BEALE, Richard, G.KHOURY, John, M.
    • H03F3/217
    • H03F3/217H03F3/2173
    • Methods and systems are disclosed for predictive feedback compensation (PFC) circuitry for suppressing distortions caused by supply voltage variations and output amplitude switching non-idealities in pulse width modulated (PWM) switching amplifiers by pre-compensating the PWM input based upon the supply voltage or output pulse amplitude. Output amplitude errors associated with previous PWM output signals are used to predict output amplitude errors expected for future PWM output signals. These predicted output amplitude errors are then used to adjust the pulse widths for the future PWM output signals. Closed loop width adjustment can also be applied by providing timing feedback signals associated with the pre-compensation of the PWM input signals. Traditional feedback techniques can also be used in conjunction with the predictive feedback compensation (PFC) circuitry.
    • 公开了用于通过基于电源电压预补偿PWM输入来抑制由脉冲宽度调制(PWM)开关放大器中的电源电压变化和输出幅度切换非理想性引起的失真的预测反馈补偿(PFC)电路的方法和系统, 输出脉冲幅度。 与先前PWM输出信号相关的输出幅度误差用于预测未来PWM输出信号预期的输出幅度误差。 这些预测的输出振幅误差然后用于调整未来PWM输出信号的脉冲宽度。 也可以通过提供与PWM输入信号的预补偿相关联的定时反馈信号来应用闭环宽度调整。 传统的反馈技术也可以与预测反馈补偿(PFC)电路结合使用。
    • 3. 发明申请
    • VOLTAGE PROTECTION CIRCUIT FOR POWER SUPPLY DEVICE AND METHOD THEREFOR
    • 电源装置的电压保护电路及其方法
    • WO2008088437A1
    • 2008-07-24
    • PCT/US2007/023480
    • 2007-11-07
    • SILICON LABORATORIES, INC.APFEL, Russell J.
    • APFEL, Russell J.
    • H02H3/20
    • H04L12/10
    • A device is disclosed that includes an interface and an integrated circuit. The interface is communicatively coupled to a network connection to provide power and data to a power over Ethernet (PoE) powered device via the network connection. The integrated circuit is coupled to the interface. The integrated circuit includes a power over Ethernet (PoE) controller, a detection and classification circuit, and a voltage protection circuit. The detection and classification circuit is coupled to the interface to detect and classify a power level of the PoE powered device. The voltage protection circuit is coupled to the interface to detect a power event and to provide an alert to the PoE controller in response to the detected power event.
    • 公开了一种包括接口和集成电路的装置。 该接口通信地耦合到网络连接,以通过网络连接向以太网供电设备(PoE)提供电力和数据。 集成电路耦合到接口。 集成电路包括以太网供电(PoE)控制器,检测和分类电路以及电压保护电路。 检测和分类电路耦合到接口,以检测和分类PoE供电设备的功率电平。 电压保护电路耦合到接口以检测功率事件并且响应于检测到的功率事件向PoE控制器提供警报。
    • 9. 发明申请
    • METHOD AND SYSTEM FOR SAMPLING A SIGNAL
    • 采样信号的方法和系统
    • WO2006105323A1
    • 2006-10-05
    • PCT/US2006/011698
    • 2006-03-30
    • SILICON LABORATORIES, INC.SOMAYAJULA, Shyam, S.
    • SOMAYAJULA, Shyam, S.
    • H03M3/00H03M1/08
    • H03M1/0658H03M1/0818H03M1/1215H03M1/128H03M3/336H03M3/458H03M3/47
    • A system includes a digital circuit that may be clocked by a digital clock signal having an associated clock period. The system also includes a sample clock generation circuit coupled to a sampling circuit. The sample clock generation circuit may be configured to receive an input clock having a fixed phase relationship with respect to the digital clock signal. The sample clock generation circuit may also generate a sample clock having a first sampling edge corresponding to a first relative offset within the clock period and a subsequent sampling edge corresponding to a different relative offset within the clock period. The sampling circuit may be configured to sample a designated signal upon a first sampling instance corresponding to the first sampling edge and to sample the designated signal upon a subsequent sampling instance corresponding to the subsequent sampling edge.
    • 一种系统包括可由具有相关时钟周期的数字时钟信号来计时的数字电路。 该系统还包括耦合到采样电路的采样时钟产生电路。 采样时钟产生电路可以被配置为接收相对于数字时钟信号具有固定相位关系的输入时钟。 采样时钟产生电路还可以产生具有与时钟周期内的第一相对偏移相对应的第一采样边沿和对应于时钟周期内的不同相对偏移的后续采样边沿的采样时钟。 采样电路可以被配置为在与第一采样边缘相对应的第一采样实例上对指定信号进行采样,并且在对应于后续采样边沿的后续采样实例上采样指定信号。