会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • Apparatus and method for open loop buffer allocation
    • 开环缓冲区分配的装置和方法
    • US20050198459A1
    • 2005-09-08
    • US10795037
    • 2004-03-04
    • Zohar BoginTuong TrieuSarath KotamreddyJayesh Laddha
    • Zohar BoginTuong TrieuSarath KotamreddyJayesh Laddha
    • G06F12/00
    • G06F5/06
    • A method and apparatus for open loop buffer allocation. In one embodiment, the method includes loading requested data within a buffer according to a load rate. Concurrent with the loading of data within the buffer, the data is forwarded from the buffer according to drain rate. In situations where the load rate exceeds the drain rate, read requests may be throttled according to an approximate buffer capacity level to prohibit buffer overflow. In one embodiment, a rate for issuing data requests, for example, to memory, is regulated according to a predetermined buffer accumulation rate. Accordingly, in one embodiment, the open loop allocation scheme reduces latency while enabling sustained read streaming with a minimal size read buffer. Other embodiments are described and claimed.
    • 一种用于开环缓冲区分配的方法和装置。 在一个实施例中,该方法包括根据负载速率在缓冲器中加载所请求的数据。 与缓冲区内的数据加载一起,数据根据流失速率从缓冲区转发。 在负载率超过排放速率的情况下,读取请求可能会根据大约缓冲区容量限制,以禁止缓冲区溢出。 在一个实施例中,根据预定的缓冲器累积速率来调节用于发布数据请求(例如,存储器)的速率。 因此,在一个实施例中,开环分配方案减少等待时间,同时以最小尺寸的读缓冲器实现持续的读取流。 描述和要求保护其他实施例。
    • 4. 发明申请
    • Automatic impedance matching compensation for a serial point to point link
    • 自动阻抗匹配补偿用于串行点对点链路
    • US20050141601A1
    • 2005-06-30
    • US10749429
    • 2003-12-31
    • Lyonel RenaudSarath Kotamreddy
    • Lyonel RenaudSarath Kotamreddy
    • G06F13/40H04B1/38
    • G06F13/4086G06F2213/0026
    • An integrated circuit (IC) device that has an analog front end with an I/O buffer is reset. The I/O buffer has a driver circuit to transmit a stream of information over a serial point to point link, and a receiver circuit to receive a stream of information over the link. Digitally-controllable transmission line terminations are provided for the driver and receiver circuits, respectively. A digitally-controllable reference signal level is also provided for the I/O buffer. A number of impedance matching compensation values are automatically calibrated against one or more reference resistors, by calibrating a first value and then a second value, and a third value. These calibrated values are automatically applied to set the reference signal level, driver termination, and receiver termination, respectively. Other embodiments are also described and claimed.
    • 具有模拟前端和I / O缓冲器的集成电路(IC)器件被复位。 I / O缓冲器具有用于通过串行点对点链路传输信息流的驱动器电路,以及用于通过链路接收信息流的接收器电路。 分别为驱动器和接收器电路提供数字可控的传输线终端。 还为I / O缓冲器提供数字可控参考信号电平。 多个阻抗匹配补偿值通过校准第一值,然后校准第二值和第三值,针对一个或多个参考电阻自动校准。 这些校准值将自动应用于分别设置参考信号电平,驱动器终端和接收器端接。 还描述和要求保护其他实施例。
    • 5. 发明授权
    • Automatic impedance matching compensation for a serial point to point link
    • 自动阻抗匹配补偿用于串行点对点链路
    • US07321613B2
    • 2008-01-22
    • US10749429
    • 2003-12-31
    • Lyonel RenaudSarath Kotamreddy
    • Lyonel RenaudSarath Kotamreddy
    • H04B1/38H04L5/16
    • G06F13/4086G06F2213/0026
    • An integrated circuit (IC) device that has an analog front end with an I/O buffer is reset. The I/O buffer has a driver circuit to transmit a stream of information over a serial point to point link, and a receiver circuit to receive a stream of information over the link. Digitally-controllable transmission line terminations are provided for the driver and receiver circuits, respectively. A digitally-controllable reference signal level is also provided for the I/O buffer. A number of impedance matching compensation values are automatically calibrated against one or more reference resistors, by calibrating a first value and then a second value, and a third value. These calibrated values are automatically applied to set the reference signal level, driver termination, and receiver termination, respectively. Other embodiments are also described and claimed.
    • 具有模拟前端和I / O缓冲器的集成电路(IC)器件被复位。 I / O缓冲器具有用于通过串行点对点链路传输信息流的驱动器电路,以及用于通过链路接收信息流的接收器电路。 分别为驱动器和接收器电路提供数字可控的传输线终端。 还为I / O缓冲器提供数字可控参考信号电平。 多个阻抗匹配补偿值通过校准第一值,然后校准第二值和第三值,针对一个或多个参考电阻自动校准。 这些校准值将自动应用于分别设置参考信号电平,驱动器终端和接收器端接。 还描述和要求保护其他实施例。
    • 6. 发明申请
    • Buffer management via non-data symbol processing for a point to point link
    • 通过点对点链接的非数据符号处理进行缓冲管理
    • US20050144341A1
    • 2005-06-30
    • US10750013
    • 2003-12-31
    • Daren SchmidtDavid PufferSarath KotamreddyLyonel Renaud
    • Daren SchmidtDavid PufferSarath KotamreddyLyonel Renaud
    • G06F5/10G06F5/14G06F3/00
    • G06F5/14
    • A number of symbols are received in a first integrated circuit (IC) device, where these symbols have been transmitted by a second IC device and are received over a serial point to point link. These symbols include a non-data sequence that has been inserted into a data sequence by the second device. The symbols are loaded into a buffer. The data sequence and some of the non-data sequence is unloaded from the buffer, according to a changing unload pointer. To prevent overflow of the buffer, and in response to detecting the non-data sequence, the unload pointer is changed by more than one entry so that a non-data symbol of the non-data sequence as loaded in the buffer is skipped while unloading from the buffer. In another embodiment, to prevent underflow of the buffer, the unload pointer is stalled at an entry of the buffer that contains a non-data symbol while unloading. Other embodiments are also described and claimed.
    • 在第一集成电路(IC)装置中接收多个符号,其中这些符号已由第二IC器件传输并通过串行点对点链接接收。 这些符号包括已被第二设备插入到数据序列中的非数据序列。 符号被加载到缓冲区。 根据改变的卸载指针,数据序列和一些非数据序列从缓冲区中卸载。 为了防止缓冲器的溢出,并且响应于检测到非数据序列,卸载指针由多个条目改变,使得在卸载期间跳过加载在缓冲器中的非数据序列的非数据符号 从缓冲区。 在另一个实施例中,为了防止缓冲器的下溢,卸载指针在卸载期间在包含非数据符号的缓冲器的条目处被停止。 还描述和要求保护其他实施例。
    • 7. 发明申请
    • Optimizing exit latency from an active power management state
    • 从有功电源管理状态优化退出延迟
    • US20050144487A1
    • 2005-06-30
    • US10749619
    • 2003-12-30
    • David PufferSuneel MitbanderSarath Kotamreddy
    • David PufferSuneel MitbanderSarath Kotamreddy
    • G06F1/32G06F1/26
    • G06F1/3253G06F1/3203Y02D10/151
    • A transmitting device and a receiving device are coupled together via an interconnect. An electrical idle ordered set is received at the receiving device power management unit after having been transmitted by the transmitting device and received at the input pins of the receiving device and moving through the receiver logic pipeline. At the time the electrical idle ordered set has been recognized at the end of the receiver logic pipeline, the power management unit checks for activity on the interconnect. If there is no activity on the interconnect, then the power management unit causes the receiving device to enter a low power state where the receiver circuitry (input buffers) is turned off. If there is activity on the interconnect when the electrical idle ordered set is received at the power management unit, then the power management unit does not cause the receiver circuitry to be turned off.
    • 发送装置和接收装置通过互连耦合在一起。 在接收设备电源管理单元已经被发送设备发送并在接收设备的输入引脚处接收并且通过接收机逻辑管线移动之后,接收到电气空闲有序集合。 在接收机逻辑流水线末端已经识别到电气空闲有序集的时候,电源管理单元检查互连上的活动。 如果互连上没有活动,则电源管理单元使接收设备进入接收机电路(输入缓冲器)关闭的低功率状态。 如果在电力管理单元处接收到电气空闲有序集合时在互连上存在活动,则电源管理单元不会使接收器电路关闭。