会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Horizontal shift clock pulse selecting circuit for driving a color LCD panel
    • 用于驱动彩色LCD面板的水平移位时钟脉冲选择电路
    • US07113161B2
    • 2006-09-26
    • US10704153
    • 2003-11-10
    • Yoshio NirasawaYuji AmanoNorihide Kinugasa
    • Yoshio NirasawaYuji AmanoNorihide Kinugasa
    • G09G3/36
    • G09G5/18G09G3/20G09G3/3611G09G2310/0224
    • An influence of a switching noise caused by a horizontal shift clock to an oscillation frequency of a voltage controlled oscillator should be eliminated, to prevent an image shift in a PAL skip period. For this purpose, an odd number line horizontal shift clock from an odd number line horizontal shift clock generator and an even number line horizontal shift clock from an even number line horizontal shift clock generator are switched by a horizontal shift clock switching circuit, to be input to a color LCD panel. The horizontal shift clock switching circuit selects and outputs either the odd number line horizontal shift clock or the even number line horizontal shift clock according to a line identifying signal, in a normal period. By contrast, in a PAL skip period a selecting state of the shift clock is inverted immediately upon start of a PAL skip period, from a selecting state right before the start of the skip period, and the selecting state is again inverted in half a cycle of a horizontal scanning period.
    • 应该消除由水平移位时钟引起的开关噪声对压控振荡器的振荡频率的影响,以防止PAL跳跃期间的图像偏移。 为此,来自奇数行水平移位时钟发生器的奇数行水平移位时钟和来自偶数行水平移位时钟发生器的偶数行水平移位时钟由水平移位时钟切换电路切换为输入 到彩色液晶面板。 在正常周期中,水平移位时钟切换电路根据线路识别信号选择并输出奇数行水平移位时钟或偶数行水平移位时钟。 相反,在PAL跳过时段中,从跳过时段开始之前的选择状态开始,跳闸时钟的选择状态立即反转,并且选择状态在半个周期内再次反转 的水平扫描期间。
    • 3. 发明授权
    • PLL circuit and image display device
    • PLL电路和图像显示装置
    • US07049867B2
    • 2006-05-23
    • US10915340
    • 2004-08-11
    • Norihide KinugasaYoshio NirasawaHideo HamaguchiSachi Ota
    • Norihide KinugasaYoshio NirasawaHideo HamaguchiSachi Ota
    • H03L7/06
    • H03L7/18H03L7/1803
    • A PLL circuit that makes a voltage-controlled oscillator converge to a stable state within a short time and generates a clock signal with high stability even when discontinuity occurs in the period of a reference input signal is provided. The PLL circuit has a voltage-controlled oscillator for outputting a clock controlled, a first counter reset by the reference input signal having one period longer than a reference period within a predetermined period for outputting a first signal, a second counter for outputting a second signal, a reset pulse generating circuit for resetting the second counter, a loop filter for holding and outputting the control voltage varied by a phase error signal and a discontinuous input detecting part for detecting the reference input signal input initially after its period becomes longer than the reference period.
    • 使得压控振荡器在短时间内收敛到稳定状态的PLL电路,并且即使在提供参考输入信号的周期期间发生不连续性,也产生具有高稳定性的时钟信号。 PLL电路具有压控振荡器,用于输出时钟控制,第一计数器由参考输入信号复位,该参考输入信号在用于输出第一信号的预定周期内比参考周期长一个周期;第二计数器,用于输出第二信号 ,用于复位第二计数器的复位脉冲发生电路,用于保持和输出由相位误差信号变化的控制电压的环路滤波器和用于检测在其周期之后最初输入的参考输入信号比参考值更长的不连续输入检测部分 期。
    • 4. 发明申请
    • PLL circuit and image display device
    • PLL电路和图像显示装置
    • US20050040872A1
    • 2005-02-24
    • US10915340
    • 2004-08-11
    • Norihide KinugasaYoshio NirasawaHideo HamaguchiSachi Ota
    • Norihide KinugasaYoshio NirasawaHideo HamaguchiSachi Ota
    • H04N5/06H03L7/08H03L7/14H03L7/18H03L7/06
    • H03L7/18H03L7/1803
    • The present invention provides a PLL circuit that makes a voltage-controlled oscillator converge to a stable state within a short time and generates a clock signal with high stability even when discontinuity occurs in the period of a reference input signal. The PLL circuit of the present invention has a voltage-controlled oscillator for outputting a clock controlled, a first counter reset by the reference input signal having one period longer than a reference period within a predetermined period for outputting a first signal, a second counter for outputting a second signal, a reset pulse generating circuit for resetting the second counter, a loop filter for holding and outputting the control voltage varied by a phase error signal and a discontinuous input detecting part for detecting the reference input signal input initially after its period becomes longer than the reference period.
    • 本发明提供一种使电压控制振荡器在短时间内收敛到稳定状态的PLL电路,即使在参考输入信号的周期中发生不连续性,也产生高稳定性的时钟信号。 本发明的PLL电路具有电压控制振荡器,用于输出时钟控制,第一计数器由参考输入信号复位,该参考输入信号在预定周期内具有比参考周期长一个周期,用于输出第一信号;第二计数器, 输出第二信号,用于复位第二计数器的复位脉冲发生电路,用于保持和输出由相位误差信号变化的控制电压的环路滤波器和用于检测在其周期之后最初输入的参考输入信号的不连续输入检测部分 比参考期长。
    • 8. 发明申请
    • SPIKE NOISE ELIMINATING CIRCUIT, DIGITAL SYSTEM USING THE SAME, AND IIC BUS
    • SPIKE噪声消除电路,使用它的数字系统和IIC总线
    • US20100019838A1
    • 2010-01-28
    • US12442649
    • 2007-10-05
    • Norihide KinugasaSachi Ota
    • Norihide KinugasaSachi Ota
    • H03K5/1252
    • H03K5/1252
    • There is provided a spike noise eliminating circuit that can eliminate reliably spike noise having a predetermined pulse width or smaller and transmit and output precisely a signal having a pulse width larger than the predetermined width. Spike noise in the input signal is eliminated by: detecting a coincidence in level of the input signal and a first delay signal obtained by delaying the input signal by a maximum pulse width of noise to be eliminated as a delay amount; and sampling the input signal or a second delay signal obtained by delaying the input signal by a certain period of time based on a signal obtained as a result of detecting the coincidence in level.
    • 提供了一种尖峰噪声消除电路,其可以消除具有预定脉冲宽度或更小的可靠尖峰噪声,并且精确地发送和输出具有大于预定宽度的脉冲宽度的信号。 通过以下步骤来消除输入信号中的尖峰噪声:检测输入信号电平的一致性和通过将输入信号延迟最大待消除的噪声的脉冲宽度作为延迟量而获得的第一延迟信号; 并且基于作为检测到电平重合的结果获得的信号,对输入信号或通过将输入信号延迟一定时间段而获得的第二延迟信号进行采样。
    • 10. 发明申请
    • PLL LOCK DETECTION CIRCUIT AND SEMICONDUCTOR DEVICE
    • PLL锁定检测电路和半导体器件
    • US20080116983A1
    • 2008-05-22
    • US11943227
    • 2007-11-20
    • Norihide KinugasaSachi Ota
    • Norihide KinugasaSachi Ota
    • H03L7/06
    • H03L7/095
    • A PLL lock detection circuit produces a high precision PLL lock detection signal and enables eliminating a smoothing circuit. The PLL lock detection circuit reliably detects if the PLL circuit is locked reliably and without error by simultaneously evaluating both locked and unlocked states. A continuity detection unit detects if a PLL locked state continues for H consecutive periods, and another continuity detection unit detects if a PLL unlocked state continues for H consecutive periods. The continuity detection units simultaneously output the PLL locked/unlocked states, and an R-S latch holds the detection result.
    • PLL锁定检测电路产生高精度PLL锁定检测信号,能够消除平滑电路。 PLL锁定检测电路通过同时评估锁定状态和解锁状态,可靠地检测PLL电路是否可靠且无错误地锁定。 连续性检测单元检测PLL锁定状态是否持续H个连续时段,另一个连续性检测单元检测PLL解锁状态是否持续H个连续时段。 连续性检测单元同时输出PLL锁定/解锁状态,R-S锁存器保持检测结果。