会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 再颁专利
    • Phase locked loop circuit
    • 锁相环电路
    • USRE41235E1
    • 2010-04-20
    • US11653419
    • 2007-01-16
    • Yoshinori MiyadaSeiji Watanabe
    • Yoshinori MiyadaSeiji Watanabe
    • H03L7/00
    • H03L7/113H03L7/087H03L7/0891
    • A PLL circuit comprises a frequency comparator for detecting a phase difference based on a difference in frequencies between a reproduced data pulse and a clock generated by a VCO; a phase comparator for detecting a difference in phases between the reproduced data pulse and the VCO clock; a selector for selectively outputting a signal supplied from the frequency comparator, a first charge pump for increasing/decreasing the output voltage on the basis of the output from the selector; a second charge pump for increasing/decreasing the output voltage on the basis of the output from the phase comparator; a loop filter for eliminating unnecessary components included in a signal obtained by adding the output from the first charge pump and the output from the second charge pump; and a VCO for generating a clock of a frequency corresponding to the output voltage of the loop filter. In this PLL circuit, when the phase difference between the reproduced data pulse and the VCO clock is within the pull-in range of the phase comparator, the operation of the frequency comparator is restricted by the output of the phase comparator. Therefore, the PLL circuit can perform stable data reading even when the reproduced data pulse has a large amount of clock jitter.
    • PLL电路包括:频率比较器,用于基于再现的数据脉冲和由VCO产生的时钟之间的频率差来检测相位差; 用于检测再现数据脉冲和VCO时钟之间的相位差的相位比较器; 选择器,用于选择性地输出从频率比较器提供的信号;第一电荷泵,用于根据选择器的输出增加/减少输出电压; 第二电荷泵,用于根据相位比较器的输出增加/减少输出电压; 环路滤波器,用于消除通过将来自第一电荷泵的输出和来自第二电荷泵的输出相加而获得的信号中包含的不必要的分量; 以及用于产生与环路滤波器的输出电压相对应的频率的时钟的VCO。 在该PLL电路中,当再现的数据脉冲和VCO时钟之间的相位差在相位比较器的拉入范围内时,频率比较器的操作受到相位比较器的输出的限制。 因此,即使当再现的数据脉冲具有大量的时钟抖动时,PLL电路也可以执行稳定的数据读取。
    • 2. 发明授权
    • Phase locked loop circuit
    • 锁相环电路
    • US06489851B1
    • 2002-12-03
    • US09721874
    • 2000-11-27
    • Yoshinori MiyadaSeiji Watanabe
    • Yoshinori MiyadaSeiji Watanabe
    • H03L700
    • H03L7/113H03L7/087H03L7/0891
    • A PLL circuit comprises a frequency comparator for detecting a phase difference based on a difference in frequencies between a reproduced data pulse and a clock generated by a VCO; a phase comparator for detecting a difference in phases between the reproduced data pulse and the VCO clock; a selector for selectively outputting a signal supplied from the frequency comparator; a first charge pump for increasing/decreasing the output voltage on the basis of the output from the selector; a second charge pump for increasing/decreasing the output voltage on the basis of the output from the phase comparator; a loop filter for eliminating unnecessary components included in a signal obtained by adding the output from the first charge pump and the output from the second charge pump; and a VCO for generating a clock of a frequency corresponding to the output voltage of the loop filter. In this PLL circuit, when the phase difference between the reproduced data pulse and the VCO clock is within the pull-in range of the phase comparator, the operation of the frequency comparator is restricted by the output of the phase comparator. Therefore, the PLL circuit can perform stable data reading even when the reproduced data pulse has a large amount of clock jitter.
    • PLL电路包括:频率比较器,用于基于再现的数据脉冲和由VCO产生的时钟之间的频率差来检测相位差; 用于检测再现数据脉冲和VCO时钟之间的相位差的相位比较器; 选择器,用于选择性地输出从频率比较器提供的信号; 第一电荷泵,用于根据选择器的输出增加/减少输出电压; 第二电荷泵,用于根据相位比较器的输出增加/减小输出电压; 环路滤波器,用于消除通过将来自第一电荷泵的输出和来自第二电荷泵的输出相加而获得的信号中包含的不必要的分量; 以及用于产生与环路滤波器的输出电压相对应的频率的时钟的VCO。 在该PLL电路中,当再现的数据脉冲和VCO时钟之间的相位差在相位比较器的拉入范围内时,频率比较器的操作受到相位比较器的输出的限制。 因此,即使当再现的数据脉冲具有大量的时钟抖动时,PLL电路也可以执行稳定的数据读取。
    • 3. 再颁专利
    • Phase locked loop circuit
    • 锁相环电路
    • USRE39807E1
    • 2007-09-04
    • US10635534
    • 2003-08-07
    • Yoshinori MiyadaSeiji Watanabe
    • Yoshinori MiyadaSeiji Watanabe
    • H03L7/00
    • H03L7/113H03L7/087H03L7/0891
    • A PLL circuit comprises a frequency comparator for detecting a phase difference based on a difference in frequencies between a reproduced data pulse and a clock generated by a VCO; a phase comparator for detecting a difference in phases between the reproduced data pulse and the VCO clock; a selector for selectively outputting a signal supplied from the frequency comparator; a first charge pump for increasing/decreasing the output voltage on the basis of the output from the selector; a second charge pump for increasing/decreasing the output voltage on the basis of the output from the phase comparator; a loop filter for eliminating unnecessary components included in a signal obtained by adding the output from the first charge pump and the output from the second charge pump; and a VCO for generating a clock of a frequency corresponding to the output voltage of the loop filter. In this PLL circuit, when the phase difference between the reproduced data pulse and the VCO clock is within the pull-in range of the phase comparator, the operation of the frequency comparator is restricted by the output of the phase comparator. Therefore, the PLL circuit can perform stable data reading even when the reproduced data pulse has a large amount of clock jitter.
    • PLL电路包括:频率比较器,用于基于再现的数据脉冲和由VCO产生的时钟之间的频率差来检测相位差; 用于检测再现数据脉冲和VCO时钟之间的相位差的相位比较器; 选择器,用于选择性地输出从频率比较器提供的信号; 第一电荷泵,用于根据选择器的输出增加/减少输出电压; 第二电荷泵,用于根据相位比较器的输出增加/减少输出电压; 环路滤波器,用于消除通过将来自第一电荷泵的输出和来自第二电荷泵的输出相加而获得的信号中包含的不必要的分量; 以及用于产生与环路滤波器的输出电压相对应的频率的时钟的VCO。 在该PLL电路中,当再现的数据脉冲和VCO时钟之间的相位差在相位比较器的拉入范围内时,频率比较器的操作受到相位比较器的输出的限制。 因此,即使当再现的数据脉冲具有大量的时钟抖动时,PLL电路也可以执行稳定的数据读取。
    • 4. 发明授权
    • Semiconductor integrated circuit, D-A converter device, and A-D converter device
    • 半导体集成电路,D-A转换器和A-D转换器
    • US06777775B2
    • 2004-08-17
    • US10187378
    • 2002-07-02
    • Yoshinori MiyadaKenji MurataDaisuke Nomasaki
    • Yoshinori MiyadaKenji MurataDaisuke Nomasaki
    • H01L2900
    • H01L27/0805H01L23/5225H01L2924/0002H01L2924/00
    • A semiconductor integrated circuit has a plurality of capacitor cells, and each capacitor cell has an upper electrode and a lower electrode. These electrodes are respectively connected to an upper electrode wiring and a lower electrode. When, for example, the upper electrode is connected to the upper electrode wiring and the electrode wiring is located at a side of the lower electrode of another capacitor cell or a side of the lower electrode wiring connecting these electrodes, a shield wiring is provided between the upper electrode wiring and the adjacently-located lower electrode of the other capacitor cell or between the upper electrode wiring and the adjacently-located lower electrode wiring. Thus, with this shield wiring, the capacitance coupling between each wiring of the capacitor cells and each upper electrode or each lower electrode of the capacitor cells are effectively suppressed.
    • 半导体集成电路具有多个电容器单元,并且每个电容器单元具有上电极和下电极。 这些电极分别连接到上电极布线和下电极。 当例如上电极连接到上电极布线并且电极布线位于另一个电容器单元的下电极的一侧或连接这些电极的下电极布线的一侧时,屏蔽布线设置在 上电极布线和另一个电容器单元的相邻位置的下电极或上电极布线和相邻位置的下电极布线之间。 因此,利用该屏蔽布线,可以有效地抑制电容器单元的各布线与电容器单元的每个上电极或每个下电极之间的电容耦合。
    • 5. 发明授权
    • D/A conversion apparatus
    • D / A转换装置
    • US06300891B1
    • 2001-10-09
    • US09266601
    • 1999-03-11
    • Yasunori TaniYoshinori MiyadaKazuyuki Hyobu
    • Yasunori TaniYoshinori MiyadaKazuyuki Hyobu
    • H03M166
    • H03M1/0665H03M1/66
    • To provide a D/A conversion apparatus that can minimize the increase in the amount of circuitry if the number of output levels is increased, a digital input value, input for each sampling clock, is first converted by a digital filter and a noise shaper into a word length limited digital signal with a high sampling frequency. The output of the noise shaper is mapped by a decoder to n m-valued signals a “1” at a time in a cyclic fashion progressing from one signal to the next so that the sum of the n m-valued signals becomes equal to the digital input value; thereafter, the n m-valued signals are converted by n m-valued D/A converters into corresponding analog signals which are then summed together by an analog adder to produce an analog output signal. The term “cyclic” means not only that one digital input value is mapped to the n m-valued signals a “1” at a time in a cyclic fashion progressing from one signal to the next, but also that the mapping of the present digital input value to the n m-valued signals is performed starting with the m-valued signal that immediately follows the m-valued signal to which the preceding digital input value was last mapped.
    • 为了提供D / A转换装置,如果输出电平的数量增加,可以最小化电路量的增加,则每个采样时钟的输入的数字输入值首先由数字滤波器和噪声整形器转换成 具有高采样频率的字长限制数字信号。 噪声整形器的输出由解码器以从一个信号到下一个信号的循环方式一次映射到n个m值信号a“1”,使得n个m值信号的和变为等于 数字输入值; 此后,n个m值的信号由n个m值D / A转换器转换成相应的模拟信号,然后由模拟加法器将它们相加在一起以产生模拟输出信号。 术语“循环”不仅意味着一个数字输入值以一个从一个信号到下一个信号的循环方式一次被映射到n个m值信号a“1”,而且表示当前数字 从n个m值信号的输入值开始,以与上一个数字输入值最后映射到的m值信号紧邻的m值信号开始。
    • 6. 发明授权
    • Semiconductor integrated circuit, D-A converter device, and A-D converter device
    • 半导体集成电路,D-A转换器和A-D转换器
    • US07777293B2
    • 2010-08-17
    • US10898965
    • 2004-07-27
    • Yoshinori MiyadaKenji MurataDaisuke Nomasaki
    • Yoshinori MiyadaKenji MurataDaisuke Nomasaki
    • H01L29/93
    • H01L27/0805H01L23/5225H01L2924/0002H01L2924/00
    • A semiconductor integrated circuit has a plurality of capacitor cells, and each capacitor cell has an upper electrode and a lower electrode. These electrodes are respectively connected to an upper electrode wiring and a lower electrode. When, for example, the upper electrode is connected to the upper electrode wiring and the electrode wiring is located at a side of the lower electrode of another capacitor cell or a side of the lower electrode wiring connecting these electrodes, a shield wiring is provided between the upper electrode wiring and the adjacently-located lower electrode of the other capacitor cell or between the upper electrode wiring and the adjacently-located lower electrode wiring. Thus, with this shield wiring, the capacitance coupling between each wiring of the capacitor cells and each upper electrode or each lower electrode of the capacitor cells are effectively suppressed.
    • 半导体集成电路具有多个电容器单元,并且每个电容器单元具有上电极和下电极。 这些电极分别连接到上电极布线和下电极。 当例如上电极连接到上电极布线并且电极布线位于另一个电容器单元的下电极的一侧或连接这些电极的下电极布线的一侧时,屏蔽布线设置在 上电极布线和另一个电容器单元的相邻位置的下电极或上电极布线和相邻位置的下电极布线之间。 因此,利用该屏蔽布线,可以有效地抑制电容器单元的各布线与电容器单元的每个上电极或每个下电极之间的电容耦合。