会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Method for increasing capacitive surface area of a conductive material
in semiconductor processing and stacked memory cell capacitor
    • 用于增加半导体处理中的导电材料的电容表面积的方法和堆叠的存储单元电容器
    • US5170233A
    • 1992-12-08
    • US722854
    • 1991-06-27
    • Yauh-Ching LiuPierre C. FazanHiang C. ChanCharles H. DennisonHoward E. Rhodes
    • Yauh-Ching LiuPierre C. FazanHiang C. ChanCharles H. DennisonHoward E. Rhodes
    • H01L21/02H01L27/108H01L29/92
    • H01L27/10817H01L28/87H01L28/90
    • A method of fabricating a semiconductor wafer comprises providing an electrically conductive area on a semiconductor wafer. Multiple alternating layers of first and second materials are provided atop the wafer. The first and second materials need be selectively etchable relative to one another. The multiple layers are etched and the electrically conductive area upwardly exposed to define exposed edges of the multiple layers projecting upwardly from the electrically conductive area. One of the first or second materials is selectively isotropically etched relative to the other to produce indentations which extend generally laterally into the exposed edges of the multiple layers. A layer of electrically conductive material is applied atop the wafer and electrically conductive area, and fills the exposed edge indentations. The electrically conductive material is etched to leave conductive material extending upwardly from the electrically conductive area adjacent the multiple layer edges and within the indentations. The multiple layers are etched from the wafer to leave upwardly projecting conductive material having lateral projections extending therefrom. Such material is used to form the lower plate of a capacitor.
    • 制造半导体晶片的方法包括在半导体晶片上提供导电区域。 将第一和第二材料的多个交替层设置在晶片顶部。 第一和第二材料需要相对于彼此可选择性地蚀刻。 蚀刻多个层,并且导电区域向上暴露以限定从导电区域向上突出的多个层的暴露边缘。 第一或第二材料之一相对于另一材料选择性地各向同性地蚀刻,以产生大致横向延伸到多层的暴露边缘的凹痕。 将一层导电材料施加在晶片和导电区域顶部,并填充暴露的边缘凹陷。 蚀刻导电材料以留下从邻近多层边缘和凹陷内的导电区域向上延伸的导电材料。 从晶片上蚀刻多层以留下向上突出的具有从其延伸的侧向突起的导电材料。 这种材料用于形成电容器的下板。
    • 6. 发明授权
    • DRAM stacked capacitor fabrication process
    • DRAM堆叠电容器制造工艺
    • US5262343A
    • 1993-11-16
    • US852822
    • 1992-03-06
    • Howard E. RhodesPierre FazanHiang C. ChanCharles H. DennisonYauh-Ching Liu
    • Howard E. RhodesPierre FazanHiang C. ChanCharles H. DennisonYauh-Ching Liu
    • H01L21/02H01L21/8242H01L21/70
    • H01L27/10852H01L28/40
    • This invention relates to semiconductor circuit memory storage devices and more particularly to a process to develop three-dimensional stacked capacitor cells using a high dielectric constant material as a storage cell dielectric and a combination of conductively doped polysilicon and metal silicide as the capacitor plates of a storage cell for use in high-density dynamic random access memory (DRAM) arrays. The present invention teaches how to fabricate three-dimensional stacked capacitors by modifying an existing stacked capacitor fabrication process to construct the three-dimensional stacked capacitor cell incorporating a high dielectric constant material as the cell dielectric that will allow denser storage cell fabrication with minimal increases of overall memory array dimensions. A capacitance gain of 3 to 10.times. or more over that of a conventional 3-dimensional storage cell is gained by using a high dielectric constant material as the storage cell dielectric.
    • 本发明涉及半导体电路存储器存储器件,更具体地说,涉及使用高介电常数材料作为存储单元电介质和导电掺杂多晶硅和金属硅化物的组合来开发三维叠层电容器单元的方法,作为电容器板 用于高密度动态随机存取存储器(DRAM)阵列的存储单元。 本发明教导了如何通过修改现有的层叠电容器制造工艺来制造三维层叠电容器,以构建结合有高介电常数材料的三维叠层电容器单元作为电池电介质,其将使得更密集的存储单元制造以最小的增加 整体内存阵列尺寸。 通过使用高介电常数材料作为存储单元电介质,获得比常规3维存储单元的电容增益高3至10倍或更多的电容增益。