会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Method of forming lightly doped drains in metalic oxide semiconductor
components
    • 在金属氧化物半导体部件中形成轻掺杂漏极的方法
    • US5770508A
    • 1998-06-23
    • US868816
    • 1997-06-04
    • Wen-Kuan YehComing ChenJih-Wen Chou
    • Wen-Kuan YehComing ChenJih-Wen Chou
    • H01L21/336H01L29/78
    • H01L29/66598H01L29/6656H01L29/6659H01L29/7833
    • The present invention relates to a method of forming lightly doped drains in metallic oxide semiconductor (MOS) components. The method includes forming a first, second, and third insulating layer above a silicon substrate having a gate, etching back the layers to leave behind L-shaped first spacers on sidewalls of the gate, followed by doping second type ions into the silicon substrate to form first lightly doped drains in the silicon substrate surface below the L-shaped first spacers, and second lightly doped drains in the silicon substrate surface elsewhere, further forming a fourth insulating to form third spacers, and using the using the third spacers, the first insulating layer, and the gate as masks when doping second type ions into the silicon substrate so as to form source/drain regions in silicon substrate surfaces not covered by the third spacers. Such a method produces greater yield and reduces leakage current from the transistor components.
    • 本发明涉及一种在金属氧化物半导体(MOS)部件中形成轻掺杂漏极的方法。 该方法包括在具有栅极的硅衬底之上形成第一绝缘层,第二绝缘层和第三绝缘层,蚀刻层以留下栅极侧壁上的L形第一间隔物,然后将第二类型离子掺杂到硅衬底中 在L基第一间隔物下面的硅衬底表面中形成第一轻掺杂漏极,在其他地方在硅衬底表面中形成第二轻掺杂漏极,进一步形成第四绝缘体以形成第三间隔物,并且使用第三间隔物, 绝缘层和栅极作为掩模,当将第二类型离子掺入硅衬底中时,以便在未被第三间隔物覆盖的硅衬底表面中形成源/漏区。 这种方法产生更大的产量并减少来自晶体管部件的泄漏电流。
    • 3. 发明授权
    • Method for forming a metal-oxide-semiconductor transistor
    • 金属氧化物半导体晶体管的形成方法
    • US06277699B1
    • 2001-08-21
    • US09187140
    • 1998-11-06
    • Coming ChenWen-Kuan YehJih-Wen Chou
    • Coming ChenWen-Kuan YehJih-Wen Chou
    • H01L21335
    • H01L29/6659H01L21/2652H01L21/28114H01L29/4941H01L29/7836
    • A method for forming a MOS transistor is provided. A gate oxide layer, a polysilicon layer, a barrier layer and a conductive layer are sequentially formed on a provided substrate. A photolithography and etching process is carried out to remove a portion of the conductive layer and a portion of the barrier layer until exposing the polysilicon layer. An ion implantation is performed to form lightly doped regions in the substrate using the remaining conductive layer and the remaining barrier layer as a mask. A spacer is formed on the side-wall of the conductive layer and on the side-wall of the barrier layer. The polysilicon layer and the gate oxide layer, which are in positions other than those of the remaining conductive layer and the spacer, are removed. The remaining conductive layer and the remaining polysilicon layer constitute a gate with an inversed, T-shaped cross-section. Source/drain regions comprising the lightly doped regions are formed in the substrate by ion implantation using the gate structure as a mask.
    • 提供一种形成MOS晶体管的方法。 在所提供的基板上依次形成栅氧化层,多晶硅层,阻挡层和导电层。 进行光刻和蚀刻处理以去除导电层的一部分和阻挡层的一部分直到暴露多晶硅层。 执行离子注入,以使用剩余的导电层和剩余的阻挡层作为掩模在衬底中形成轻掺杂区域。 在导电层的侧壁和阻挡层的侧壁上形成间隔物。 除去剩余导电层和间隔物以外的位置的多晶硅层和栅极氧化物层被去除。 剩余的导电层和剩余的多晶硅层构成具有反转的T形横截面的栅极。 通过使用栅极结构作为掩模的离子注入,在衬底中形成包括轻掺杂区的源/漏区。
    • 5. 发明授权
    • Method for fabricating a metal-oxide semiconductor device
    • 金属氧化物半导体器件的制造方法
    • US06177336B1
    • 2001-01-23
    • US09187245
    • 1998-11-06
    • Tony LinWen-Kuan YehComing ChenJih-Wen Chou
    • Tony LinWen-Kuan YehComing ChenJih-Wen Chou
    • H01L214763
    • H01L29/66545H01L29/66537
    • A method for fabricating a metal-oxide semiconductor (MOS) transistor is provided. The method has steps of sequentially forming an oxide layer, a polysilicon layer and a cap layer on a semiconductor substrate to form a first-stage gate. An interchangeable source/drain region with a lightly doped drain (LDD) structure is formed in the substrate at each side of the first-stage gate. An insulating layer is formed over the substrate, and is planarized so as to exposed the cap layer. Removing the exposed cap layer forms an opening that exposes the polysilicon layer. Using the insulating layer as a mask, a self-aligned selective local implantation process is performed to form a threshold-voltage doped region and an anti-punch-through doped region below the oxide layer in the substrate. A conductive layer is formed over the substrate to fill the opening. A chemical mechanical polishing process is performed to expose the insulating layer so that a remaining portion of the conductive layer fills the opening to form together with the polysilicon layer and the oxide layer to serve as an gate structure.
    • 提供一种制造金属氧化物半导体(MOS)晶体管的方法。 该方法具有在半导体衬底上依次形成氧化物层,多晶硅层和覆盖层以形成第一级栅极的步骤。 在第一级栅极的每一侧的衬底中形成具有轻掺杂漏极(LDD)结构的可互换的源极/漏极区域。 绝缘层形成在衬底上,并被平坦化以使盖层露出。 去除暴露的盖层形成暴露多晶硅层的开口。 使用绝缘层作为掩模,执行自对准选择性局部注入工艺以在衬底中的氧化物层下方形成阈值电压掺杂区域和抗穿通掺杂区域。 导电层形成在衬底上以填充开口。 执行化学机械抛光工艺以暴露绝缘层,使得导电层的剩余部分填充开口以与多晶硅层和氧化物层一起形成以用作栅极结构。
    • 6. 发明授权
    • Method for implementing metal oxide semiconductor field effect transistor
    • 金属氧化物半导体场效应晶体管的实现方法
    • US06274450B1
    • 2001-08-14
    • US09398733
    • 1999-09-17
    • Tony LinComing ChenJih-Wen Chou
    • Tony LinComing ChenJih-Wen Chou
    • H01L21336
    • H01L29/66492H01L29/4966H01L29/4983H01L29/4991H01L29/66507H01L29/6653H01L29/66545
    • A method for manufacturing metal oxide semiconductor field effect transistor is disclosed. The metal oxide semiconductor field effect transistor is formed by a specific fabricating process that disadvantages of thermal damage are effectively prevented. According to the method, first a substrate is provided. Second, an isolation and a well are formed in the substrate, and then a first dielectric layer, a conductive layer and an anti-reflection coating layer are formed on the substrate sequentially. Third, a gate is formed on the substrate, and then a source and a drain are formed in the substrate and a spacer is formed on the substrate. Fourth, both source and drain are annealed, and then a first salicide is formed on both source and drain. Fifth, a second dielectric layer is formed on the substrate and is planarized, where the anti-reflecting coating layer is totally removed and the conductive layer is partially removed. Sixth, a second salicide is formed on the conductive layer. Seventh, the spacer is removed and both a halo and a source drain extension are formed in substrate. Finally, a third dielectric layer is formed on second dielectric layer. Obviously, one main characteristic of the invention is both source drain extension and halo are formed after a plurality of thermal processes such as deposition, annealing and formation of salicide.
    • 公开了一种用于制造金属氧化物半导体场效应晶体管的方法。 金属氧化物半导体场效应晶体管通过具体的制造工艺形成,有效地防止了热损伤的缺点。 根据该方法,首先提供基板。 第二,在衬底中形成隔离和阱,然后依次在衬底上形成第一介电层,导电层和抗反射涂层。 第三,在衬底上形成栅极,然后在衬底中形成源极和漏极,并在衬底上形成间隔物。 第四,源极和漏极都被退火,然后在源极和漏极上形成第一自对准硅化物。 第五,在基板上形成第二电介质层并进行平面化处理,其中防反射涂层被完全去除并且导电层被部分去除。 第六,在导电层上形成第二个自对准硅化物。 第七,去除间隔物,并且在衬底中形成卤素和源极漏极延伸。 最后,在第二电介质层上形成第三电介质层。 显然,本发明的一个主要特征是源极漏极延伸,并且在诸如沉积,退火和形成硅化物的多个热处理之后形成卤素。
    • 7. 发明授权
    • Method for producing PMOS devices
    • 制造PMOS器件的方法
    • US06200840B1
    • 2001-03-13
    • US09344739
    • 1999-06-25
    • Coming ChenJih-Wen Chou
    • Coming ChenJih-Wen Chou
    • H01L21338
    • H01L29/6659H01L21/28247H01L29/665
    • A method for preventing boron segregation and out diffusion to form PMOS devices is disclosed. The method includes a semiconductor substrate which is provided and forms a gate oxide layer as well as a gate layer on top of the semiconductor substrate. Next, a photoresist layer is formed on a top surface of the gate layer, moreover, pattern transfers onto the photoresist layer after going through an exposure and a development. Furthermore, the gate layer and the gate oxide layer are then etched by using the photoresist layer as a mask, and the photoresist layer is removed afterward. In succession, a thin nitride oxide (NO, N2O) layer is grown by utilizing rapid thermal oxidation (RTO) and rapid thermal nitridation (RTN). Hereafter, high doped drain regions of boron ion shallow junctions are formed by carrying out ion implantation. A TEOS layer and a silicon nitride layer are deposited by using LPCVD, and forming spacers by etching the silicon nitride layer and the TEOS layer. Next, heavily doping of boron ions occurs as well as an annealing process. The final stage is a procedure of forming metal silicides.
    • 公开了一种防止硼分离和扩散形成PMOS器件的方法。 该方法包括半导体衬底,其被设置并在半导体衬底的顶部上形成栅极氧化物层以及栅极层。 接下来,在栅极层的顶表面上形成光致抗蚀剂层,此外,在曝光和显影之后,图案转印到光致抗蚀剂层上。 此外,通过使用光致抗蚀剂层作为掩模来蚀刻栅极层和栅极氧化物层,之后除去光致抗蚀剂层。 接下来,利用快速热氧化(RTO)和快速热氮化(RTN)生长薄氮氧化物(NO,N2O)层。 此后,通过进行离子注入形成硼离子浅结的高掺杂漏极区。 通过使用LPCVD沉积TEOS层和氮化硅层,并通过蚀刻氮化硅层和TEOS层形成间隔物。 接下来,发生硼离子的重掺杂以及退火工艺。 最后阶段是形成金属硅化物的过程。