会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 8. 发明授权
    • Method and apparatus for improving the performance of digital delay locked loop circuits
    • 用于提高数字延迟锁定环路电路性能的方法和装置
    • US06316976B1
    • 2001-11-13
    • US09560848
    • 2000-04-28
    • James E. Miller, Jr.Aaron SchoenfeldManny MaR. Jacob Baker
    • James E. Miller, Jr.Aaron SchoenfeldManny MaR. Jacob Baker
    • H03L706
    • H03L7/10H03K5/133H03L7/0814
    • A method and apparatus for improving the performance and accuracy of a digital delay locked loop (DDLL) by using a unique correction latch and novel reset mechanism circuit for eliminating DDLL minimum and maximum delay states of inoperability. The accuracy of a DDLL is further improved by the use of a three-NAND gate logic delay element design. A DDLL according to the present invention provides symmetrical rising and falling edges of the signal at the output of each delay line element. A DDLL according to the present invention further ensures insensitivity to random values upon initialization. In addition, a DDLL according to the present invention has increased accuracy due to ensuring a comparison between the actual, not divided-down, input signal and an output signal during a phase detect operation.
    • 一种用于通过使用唯一的校正锁存器和新颖的复位机制电路来提高数字延迟锁定环(DDLL)的性能和精度的方法和装置,用于消除DDLL最小和最大延迟状态的不可操作性。 通过使用三非门逻辑延迟元件设计,DDLL的精度进一步提高。 根据本发明的DDLL在每个延迟线元件的输出处提供信号的对称上升沿和下降沿。 根据本发明的DDLL进一步确保初始化时对随机值的不敏感性。 此外,根据本发明的DDLL由于确保在相位检测操作期间实际的而不是分频的输入信号与输出信号之间的比较而提高了精度。
    • 10. 发明申请
    • Method and apparatus for output data synchronization with system clock in DDR
    • 用于与DDR系统时钟输出数据同步的方法和装置
    • US20060029173A1
    • 2006-02-09
    • US11247496
    • 2005-10-10
    • Wen LiAaron Schoenfeld
    • Wen LiAaron Schoenfeld
    • H04L7/00
    • H03L7/0812H03L7/0814H03L7/0818H03L7/087H03L7/107H04L7/033
    • A method and apparatus for substantially reducing or eliminating the timing skew caused by delay elements in a delay locked loop. A method and apparatus is disclosed wherein a rising edge of a local timing signal is established and phase-locked to a rising edge of a system clock signal by delaying the system clock signal. A falling edge of the local timing signal is established and phase-locked to a falling edge of the system clock signal by further delaying only a portion of a signal representative of the delayed clock signal. By separately delaying different portions of the system clock signal and using the separately delayed portions to establish a local timing signal, a local timing signal may be established which is compensated for the varied effects of delay elements in a delay locked loop.
    • 一种用于大大减少或消除由延迟锁定环路中的延迟元件引起的定时偏移的方法和装置。 公开了一种方法和装置,其中通过延迟系统时钟信号,建立本地定时信号的上升沿并锁相到系统时钟信号的上升沿。 本地定时信号的下降沿通过进一步仅延迟表示延迟的时钟信号的信号的一部分而被建立并锁相到系统时钟信号的下降沿。 通过分别延迟系统时钟信号的不同部分并且使用单独延迟的部分来建立本地定时信号,可以建立本地定时信号,其补偿延迟锁定环路中的延迟元件的变化的影响。