会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • CLOCK SIGNAL GENERATING DEVICE AND ANALOG-DIGITAL CONVERSION DEVICE
    • 时钟信号发生装置和模拟数字转换装置
    • US20080158035A1
    • 2008-07-03
    • US11964943
    • 2007-12-27
    • Yoshikazu MakabeIkuo HidakaKoji OkaToshiaki Ozeki
    • Yoshikazu MakabeIkuo HidakaKoji OkaToshiaki Ozeki
    • H03M1/12G06F1/04H03K3/356
    • H03M1/0624G06F1/06H03K5/151H03M1/1215
    • A first Delayed Flip Flop includes a first D input terminal, a first clock input terminal, a first output terminal outputting a signal inputted to the first D input terminal based on the clock signal, and a first inversion output terminal inverting and outputting the signal inputted to the first D input terminal and outputting the signal to the first D input terminal as a feedback. A second Delayed Flip Flop includes a second D input terminal receiving the output from the first output terminal of the first Delayed Flip Flop, a second clock input terminal, and a second output terminal outputting the signal inputted to the second D input terminal as a first output based on the clock signal. A third Delayed Flip Flop includes a third D input terminal receiving the output from the first inversion output terminal of the first Delayed Flip Flop, a third clock input terminal, and a third output terminal outputting the signal inputted to the third D input terminal as a second output based on the clock signal. The first output and the second output have signal waveforms inverted at the same timing.
    • 第一延迟触发器包括第一D输入端子,第一时钟输入端子,基于时钟信号输出输入到第一D输入端子的信号的第一输出端子和反相输出的第一反相输出端子 到第一D输入端,并将信号输出到第一D输入端作为反馈。 第二延迟触发器包括第二D输入端子,其接收来自第一延迟触发器的第一输出端子的输出,第二时钟输入端子和第二输出端子,该第二输出端子输入输入到第二D输入端子的信号作为第一延迟触发器 基于时钟信号输出。 第三延迟触发器包括接收第一延迟触发器的第一反相输出端子的输出的第三D输入端子,第三时钟输入端子以及输入到第三D输入端子的信号的第三输出端子,作为 基于时钟信号的第二输出。 第一输出和第二输出具有在相同定时反转的信号波形。
    • 4. 发明授权
    • Clock signal generating device and analog-digital conversion device
    • 时钟信号发生装置和模拟数字转换装置
    • US07609194B2
    • 2009-10-27
    • US11964943
    • 2007-12-27
    • Yoshikazu MakabeIkuo HidakaKoji OkaToshiaki Ozeki
    • Yoshikazu MakabeIkuo HidakaKoji OkaToshiaki Ozeki
    • H03M1/12
    • H03M1/0624G06F1/06H03K5/151H03M1/1215
    • A first Delayed Flip Flop includes a first D input terminal, a first clock input terminal, a first output terminal outputting a signal inputted to the first D input terminal based on the clock signal, and a first inversion output terminal inverting and outputting the signal inputted to the first D input terminal and outputting the signal to the first D input terminal as a feedback. A second Delayed Flip Flop includes a second D input terminal receiving the output from the first output terminal of the first Delayed Flip Flop, a second clock input terminal, and a second output terminal outputting the signal inputted to the second D input terminal as a first output based on the clock signal. A third Delayed Flip Flop includes a third D input terminal receiving the output from the first inversion output terminal of the first Delayed Flip Flop, a third clock input terminal, and a third output terminal outputting the signal inputted to the third D input terminal as a second output based on the clock signal. The first output and the second output have signal waveforms inverted at the same timing.
    • 第一延迟触发器包括第一D输入端子,第一时钟输入端子,基于时钟信号输出输入到第一D输入端子的信号的第一输出端子和反相输出的第一反相输出端子 到第一D输入端,并将信号输出到第一D输入端作为反馈。 第二延迟触发器包括第二D输入端子,其接收来自第一延迟触发器的第一输出端子的输出,第二时钟输入端子和第二输出端子,该第二输出端子输入输入到第二D输入端子的信号作为第一延迟触发器 基于时钟信号输出。 第三延迟触发器包括接收第一延迟触发器的第一反相输出端子的输出的第三D输入端子,第三时钟输入端子以及输入到第三D输入端子的信号的第三输出端子,作为 基于时钟信号的第二输出。 第一输出和第二输出具有在相同定时反转的信号波形。