会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 9. 发明授权
    • Screening for later life stuck bits in ferroelectric memories
    • 筛选后来的生活在铁电存储器中卡住位
    • US09552880B2
    • 2017-01-24
    • US15019698
    • 2016-02-09
    • Texas Instruments Incorporated
    • Carl Z. ZhouJohn A. RodriguezRichard A. Bailey
    • G11C11/22G11C14/00
    • G11C14/0072G11C11/221G11C11/2273G11C29/50016G11C29/70
    • A reliability screen of integrated circuits including ferroelectric random access memory (FRAM) arrays for stuck bits. The FRAM devices are subjected to a high temperature bake in wafer form. A “shmoo” of the reference voltage is performed, at an elevated temperature, for each device to identify a first reference voltage at which a first cell in the device fails a read of its low polarization capacitance data state, and a second reference voltage at which a selected number of cells in the device fail the read. The slope of the line between the first and second reference voltages, in the cumulative fail bit count versus reference voltage plane, is compared with a slope limit to determine whether any stuck bits are present in the device.
    • 集成电路的可靠性屏幕,包括用于卡住位的铁电随机存取存储器(FRAM)阵列。 对FRAM器件进行晶片形式的高温烘烤。 在升高的温度下,对于每个器件执行参考电压的“shmoo”,以识别第一参考电压,在该第一参考电压下,器件中的第一单元不能读取其低极化电容数据状态,第二参考电压 设备中选定数量的单元格读取失败。 将累积故障位计数与参考电压平面中的第一和第二参考电压之间的线的斜率与斜率限制进行比较,以确定器件中是否存在任何卡位。