会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Decision feedback equalizer
    • 决策反馈均衡器
    • US08862951B2
    • 2014-10-14
    • US13528877
    • 2012-06-21
    • Ming-Chieh HuangChan-Hong ChernTao Wen ChungYuwen SweiChih-Chang LinTsung-Ching Huang
    • Ming-Chieh HuangChan-Hong ChernTao Wen ChungYuwen SweiChih-Chang LinTsung-Ching Huang
    • G06F11/00H04L27/01
    • H04L25/03057H04L25/06H04L25/08
    • A circuit includes a summation circuit for receiving an input data signal and a feedback signal including a previous data bit. The summation circuit is configured to output a conditioned input data signal to a clock and data recovery circuit. A first flip-flop is coupled to an output of the summation circuit and is configured to receive a first set of bits of the conditioned input data signal and a first clock signal having a frequency that is less than a frequency at which the input data signal is received by the first summation circuit. A second flip-flop is coupled to the output of the summation circuit and is configured to receive a second set of bits of the conditioned input data signal and a second clock signal having a frequency that is less than the frequency at which the input data signal is received by the first summation circuit.
    • 电路包括用于接收输入数据信号和包括先前数据位的反馈信号的求和电路。 求和电路被配置为将调节的输入数据信号输出到时钟和数据恢复电路。 第一触发器耦合到求和电路的输出,并且被配置为接收经调节的输入数据信号的第一比特组和具有小于输入数据信号的频率的频率的第一时钟信号 由第一求和电路接收。 第二触发器耦合到求和电路的输出,并且被配置为接收经调节的输入数据信号的第二组比特和具有小于输入数据信号的频率的频率的第二时钟信号 由第一求和电路接收。
    • 5. 发明授权
    • Phase interpolator for clock data recovery circuit with active wave shaping integrators
    • 具有有源波形整形器的时钟数据恢复电路的相位内插器
    • US08873689B2
    • 2014-10-28
    • US13564758
    • 2012-08-02
    • Tao Wen ChungChan-Hong ChernMing-Chieh HuangChih-Chang LinYuwen Swei
    • Tao Wen ChungChan-Hong ChernMing-Chieh HuangChih-Chang LinYuwen Swei
    • H04L7/00
    • H03K5/135H03H11/20H03K2005/00052H04L7/0029
    • A phase interpolator for a CDR circuit produces an output clock having level transitions between the level transitions on two input clocks. The input clocks drive cross-coupled differential amplifiers with an output that can be varied in phase by variable current throttling or steering, according to an input control value. The differential amplifiers produce an output signal with a transition spanning a time between the start of a transition on the leading input clock up to the end of the transition on the lagging input clock. The output clock is linear so long as the transitions on the two input clocks overlap. Active integrators each having an amplifier with a series resistance and capacitive feedback path are coupled to each input to the cross-coupled differential amplifiers, which enhances overlap of the input clock rise times and improves the linearity of the interpolated output signal.
    • 用于CDR电路的相位插值器产生具有在两个输入时钟上的电平转换之间的电平转换的输出时钟。 输入时钟驱动交叉耦合差分放大器,输出可根据输入控制值通过可变电流节流或转向相位变化。 差分放大器产生一个输出信号,该输出信号跨越在引导输入时钟之间的转换开始到延迟输入时钟转换结束之间的时间。 输出时钟是线性的,只要两个输入时钟的转换重叠即可。 每个具有串联电阻和电容反馈路径的放大器的积分器耦合到交叉耦合差分放大器的每个输入,这增强了输入时钟上升时间的重叠,并提高了内插输出信号的线性度。