会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Image encoding apparatus and image decoding apparatus
    • 图像编码装置和图像解码装置
    • US08731050B2
    • 2014-05-20
    • US12808887
    • 2008-12-18
    • Takuma Chiba
    • Takuma Chiba
    • H04N7/50
    • H03M7/4006H03M7/40H04N19/196H04N19/46H04N19/61H04N19/70H04N19/91
    • An image encoding apparatus encodes image data and includes an image encoding unit that receives an input of the image data and image parameters and generates encoded image data by performing image encoding on the image data with reference to the image parameters and furthermore binarizing and arithmetically encoding the image data. A parameter processing unit outputs, as parameter information, parameters that are included in the image parameters and that are referred to when the encoded image data is arithmetically decoded, and encodes the image parameters to generate and output encoded image parameters. A stream generation unit generates a stream including the encoded image data obtained from the image encoding unit and the parameter information and the encoded image parameters that are outputted from the parameter processing unit.
    • 图像编码装置对图像数据进行编码,并且包括图像编码单元,其接收图像数据和图像参数的输入,并且通过参照图像参数对图像数据执行图像编码来生成编码图像数据,并且进一步二进制化和算术编码 图像数据。 参数处理单元作为参数信息输出图像参数中包括的参数,并且在编码图像数据被算术解码时参考的参数,并对图像参数进行编码以生成和输出编码图像参数。 流生成单元生成包括从图像编码单元获得的编码图像数据和从参数处理单元输出的参数信息和编码图像参数的流。
    • 3. 发明授权
    • Image coding apparatus, method and program for intra prediction using specified H.264 prediction modes in specified scan order
    • 图像编码装置,用于以规定的扫描顺序使用规定的H.264预测模式进行帧内预测的方法和程序
    • US08059717B2
    • 2011-11-15
    • US11585171
    • 2006-10-24
    • Katsuo SaigoTakuma Chiba
    • Katsuo SaigoTakuma Chiba
    • H04N7/12
    • H04N19/42H04N19/11H04N19/136H04N19/176H04N19/593H04N19/61
    • An image coding apparatus that makes possible the parallelization of intra prediction, and outputs coded data that can be decoded by an image decoding apparatus compliant with the H.264 standard. The image coding apparatus performs orthogonal transformation, quantization, inverse quantization, inverse orthogonal transformation, and intra prediction on all blocks obtained when a single macroblock is divided into plural blocks, and includes: a predicted block control unit that causes all of the blocks to be intra predicted using at least one of the intra prediction modes specified in the H.264 standard on at least some of the blocks, in an order different from the raster scan order specified in the H.264 standard; and an sorting buffer that outputs, in the raster scan order, all the blocks intra predicted under the control of the predicted block control unit.
    • 一种图像编码装置,其能够进行帧内预测的并行化,并且输出可以由符合H.264标准的图像解码装置解码的编码数据。 图像编码装置对单个宏块分割成多个块时所获得的所有块进行正交变换,量化,逆量化,逆正交变换和帧内预测,​​包括:使所有块成为 使用与H.264标准中规定的光栅扫描顺序不同的顺序,使用在至少一些块上的H.264标准中规定的帧内预测模式中的至少一个帧内预测; 以及排序缓冲器,以光栅扫描顺序输出在预测块控制单元的控制下预测的所有块。
    • 5. 发明授权
    • Video encoding device
    • 视频编码设备
    • US07860160B2
    • 2010-12-28
    • US11354082
    • 2006-02-15
    • Hiroaki ShimazakiTakashi MasunoTakuma ChibaKei TasakaKenjiro TsudaTatsuro JuriKatsuo Saigo
    • Hiroaki ShimazakiTakashi MasunoTakuma ChibaKei TasakaKenjiro TsudaTatsuro JuriKatsuo Saigo
    • H04N7/12H04N9/12G06K9/46
    • H04N19/152H04N19/61H04N19/91
    • The present invention provides a video encoding device in which a capacity of a binary data storing unit is small, a size of the video encoding device is small, a video signal can be processed in real time, and reduction in quality of images generated from the eventually obtained data can be prevented. The video encoding device according to the present invention includes: a video encoding unit which encodes a video signal; a binarization unit which binarizes an encoded value obtained from the video encoding unit; and an entropy encoding unit which subjects entropy encoding to binary data obtained from the binarization unit. Here, the video encoding unit encodes the video signal based on a characteristic of the binarization performed by the binarization unit, so that an amount of binary data obtained from the binarization unit by binarizing the encoded value that is encoded based on the characteristic is less than an amount of binary data obtained by binarizing an encoded value that is encoded without being based on the characteristic.
    • 本发明提供了一种视频编码装置,其中二进制数据存储单元的容量小,视频编码装置的尺寸小,可以实时处理视频信号,并且降低从 可以防止最终获得的数据。 根据本发明的视频编码装置包括:视频编码单元,其对视频信号进行编码; 二值化单元,其将从所述视频编码单元获得的编码值二值化; 以及熵编码单元,其对来自二值化单元的二进制数据进行熵编码。 这里,视频编码单元基于由二值化单元执行的二值化的特性对视频信号进行编码,从而通过二值化基于特性编码的编码值从二值化单元获得的二进制数据量小于 通过对编码的值进行二值化而获得的二进制数据量,而不是基于特征。
    • 6. 发明申请
    • ARITHMETIC DECODING APPARATUS AND METHOD
    • 算术解码装置和方法
    • US20090232205A1
    • 2009-09-17
    • US12397777
    • 2009-03-04
    • Takuma Chiba
    • Takuma Chiba
    • H04N7/26H04L27/06H04N7/32
    • H03M7/4006H04N19/13H04N19/44H04N19/61
    • The decoding apparatus enabling high-speed arithmetic decoding in decoding data coded using CABAC is an arithmetic decoding apparatus which receives, as input, coded data obtained by converting multivalue information of syntax into binary data then performing Context-based Adaptive Binary Arithmetic Coding on the binary data, and which decodes the coded data into the original multivalue information. During the reconstruction of the current binary data, the arithmetic decoding apparatus, parallelly calculates, in the same cycle, “next-next identifier code” candidates and “context index” candidates corresponding to the “next-next identifier code” candidates, and, in the next cycle, parallelly calculates, in the same cycle, a “next identifier code”, context index candidates corresponding to the next identifier code, and “probability variable” candidates corresponding to the “context index” candidates, and, when the current binary data reconstruction result is known, selects the respective calculation results according to the reconstruction result.
    • 在使用CABAC编码的解码数据中进行高速算术解码的解码装置是算术解码装置,其接收通过将语法的多值信息转换为二进制数据而获得的编码数据,然后对二进制执行基于上下文的自适应二进制算术编码 数据,并将编码数据解码为原始多值信息。 在重构当前二进制数据期间,算术解码装置在同一周期中并行计算与“下一个标识符码”候选对应的“下一个下一标识码”候选和“上下文索引”候选, 在下一个周期中,在相同的周期中并行地计算与下一个标识符码对应的“下一个标识码”,上下文索引候选以及与“上下文索引”候选对应的“概率变量”候选,并且当当前 已知二进制数据重建结果,根据重建结果选择相应的计算结果。
    • 7. 发明授权
    • Image coding device
    • 图像编码装置
    • US07439880B2
    • 2008-10-21
    • US11822971
    • 2007-07-11
    • Yukinaga SekiTakuma ChibaTatsuro JuriKenjiro Tsuda
    • Yukinaga SekiTakuma ChibaTatsuro JuriKenjiro Tsuda
    • H03M7/34
    • H04N19/174H04N19/12H04N19/13H04N19/149H04N19/152H04N19/172H04N19/176H04N19/61
    • An image coding device is provided that includes an image coding unit which codes image data, a binarization unit which binarizes the coded data, an intermediate buffer, an accumulated amount measuring unit which measures an amount of data in the intermediate buffer, and an I_PCM judging unit which compares the measured amount of data with a threshold. A buffer input selection unit is also provided which causes the intermediate buffer to accumulate next binary data when the amount of the data does not exceed the threshold and causes the intermediate buffer to accumulate next I_PCM data when the amount of the data exceeds the threshold. In addition, the device includes an arithmetic coding unit that arithmetically codes the binary data accumulated in the intermediate buffer and an output selection unit outputs the arithmetically coded data or the I_PCM data.
    • 提供一种图像编码装置,其包括对图像数据进行编码的图像编码单元,对编码数据进行二值化的二值化单元,中间缓冲器,测量中间缓冲器中的数据量的累积量测量单元,以及I_PCM判断 将测量的数据量与阈值进行比较的单元。 还提供缓冲器输入选择单元,当数据量不超过阈值时,使中间缓冲器累积下一个二进制数据,并且当数据量超过阈值时使中间缓冲器累积下一个I_PCM数据。 此外,该装置包括对累积在中间缓冲器中的二进制数据进行算术编码的算术编码单元,输出选择单元输出算术编码数据或I_PCM数据。
    • 9. 发明授权
    • Method of and apparatus for performing two-layer address translation
    • 执行双层地址转换的方法和装置
    • US06895492B2
    • 2005-05-17
    • US10330290
    • 2002-12-30
    • Takuma Chiba
    • Takuma Chiba
    • G06F12/10G06F12/00
    • G06F12/1027G06F2212/681
    • A higher TLB that stores TLB data required for translating a virtual address into a physical address. A higher address translator performs address translation based on the TLB data according to an access. If address translation is not possible, the higher address translator requests a lower address translator to carry out the address translation. The lower address translator performs address translation based on a lower TLB. A shift register outputs a write prohibit signal to prohibit writing of the TLB data to the higher TLB, when write data that is the same as the write data has already been written in the higher TLB.
    • 存储将虚拟地址转换为物理地址所需的TLB数据的较高TLB。 较高的地址转换器根据访问权限执行基于TLB数据的地址转换。 如果地址转换不可行,则较高地址转换器请求较低地址转换器进行地址转换。 较低地址转换器基于较低的TLB执行地址转换。 当写入数据与写入数据相同的写入数据已被写入较高的TLB时,移位寄存器输出写入禁止信号,以禁止将TLB数据写入较高的TLB。