会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Power consumption analyzing method and computer-readable storage medium
    • 功耗分析方法和计算机可读存储介质
    • US07882458B2
    • 2011-02-01
    • US11907822
    • 2007-10-17
    • Kazuhide TamakiRyuji FujitaJunichi NiitsumaTakayuki Sasaki
    • Kazuhide TamakiRyuji FujitaJunichi NiitsumaTakayuki Sasaki
    • G06F17/50
    • G06F17/5036G06F2217/78
    • A power consumption analyzing method, to be implemented by a computer, is for a circuit developing procedure that makes a logic design of the circuit in an RTL design stage and inserts a gated clock with respect to the circuit in a subsequent logic synthesis stage. The method comprises an extraction step, implemented by the computer, extracting a signal which is judged that it will be transformed into a gated clock in the logic synthesis stage, and storing the signal in a memory part, a measuring step, implemented by the computer, measuring an valid time of the signal stored in the memory part by a logic simulation, and storing the valid time in the memory part, and a post-simulation step, implemented by the computer, computing a power consumption analysis result of the circuit from the valid time stored in the memory part, a number of registers for each of modules that are function units forming the circuit, and a memory capacity coefficient indicating an extent to which a memory capacity within the circuit affects the power consumption of the circuit, and outputting the power consumption analysis result.
    • 由计算机实现的功耗分析方法是用于在RTL设计阶段中进行电路的逻辑设计的电路开发过程,并且在随后的逻辑合成阶段中插入关于电路的门控时钟。 该方法包括由计算机实现的提取步骤,提取在逻辑合成级中判断为将其变换为门控时钟的信号,并将该信号存储在由计算机实现的存储器部分中的测量步骤 ,通过逻辑模拟测量存储在存储器部分中的信号的有效时间,并将有效时间存储在存储器部分中,以及由计算机实现的后仿真步骤,计算电路的功耗分析结果 存储在存储器部分中的有效时间,作为形成电路的功能单元的每个模块的寄存器数量以及指示电路内的存储器容量影响电路的功耗的程度的存储器容量系数,以及 输出功耗分析结果。
    • 6. 发明授权
    • Power consumption peak estimation program for LSI and device therefor
    • LSI的功耗峰值估计程序及其设备
    • US08095354B2
    • 2012-01-10
    • US11896943
    • 2007-09-06
    • Kazuhide TamakiRyuji FujitaJunichi NiitsumaTakayuki Sasaki
    • Kazuhide TamakiRyuji FujitaJunichi NiitsumaTakayuki Sasaki
    • G06F17/50G06F9/45G06F9/455G06G7/62
    • G06F17/5022G06F17/5036
    • As a program tool of the embodiment estimating the peak of power consumption, primary processing is performed in which logic simulation is executed in a first time period to extract operation data of a gated clock for every predetermined section within the first time period, e.g. operation waveform data or data on the number of operations. Then, a narrowed section, which is composed of one or more sections and in which the switching activity per unit time is higher compared to other sections, is discovered, the switching activity being obtained from the operation data, and this narrowed section is taken as a second time period. Then, secondary processing is performed in which logic simulation is executed in the second time period to extract signal waveform data for every clock cycle and obtain power consumption data corresponding to the clock cycles from the extracted signal waveform data.
    • 作为估计功耗峰值的实施例的程序工具,执行在第一时间段内执行逻辑模拟的第一处理,以在第一时间段内提取每个预定部分的门控时钟的操作数据,例如, 操作波形数据或操作次数的数据。 然后,发现由一个或多个部分组成并且其中每单位时间的切换活动与其他部分相比更高的变窄部分,从操作数据获得切换活动,并将该缩小部分视为 第二个时期。 然后,进行二次处理,其中在第二时间段中执行逻辑模拟以提取每个时钟周期的信号波形数据,并从所提取的信号波形数据中获得与时钟周期对应的功耗数据。
    • 7. 发明申请
    • Power consumption analyzing method and computer- readable storage medium
    • 功耗分析方法和计算机可读存储介质
    • US20080127001A1
    • 2008-05-29
    • US11907822
    • 2007-10-17
    • Kazuhide TamakiRyuji FujitaJunichi NiitsumaTakayuki Sasaki
    • Kazuhide TamakiRyuji FujitaJunichi NiitsumaTakayuki Sasaki
    • G06F17/50
    • G06F17/5036G06F2217/78
    • A power consumption analyzing method, to be implemented by a computer, is for a circuit developing procedure that makes a logic design of the circuit in an RTL design stage and inserts a gated clock with respect to the circuit in a subsequent logic synthesis stage. The method comprises an extraction step, implemented by the computer, extracting a signal which is judged that it will be transformed into a gated clock in the logic synthesis stage, and storing the signal in a memory part, a measuring step, implemented by the computer, measuring an valid time of the signal stored in the memory part by a logic simulation, and storing the valid time in the memory part, and a post-simulation step, implemented by the computer, computing a power consumption analysis result of the circuit from the valid time stored in the memory part, a number of registers for each of modules that are function units forming the circuit, and a memory capacity coefficient indicating an extent to which a memory capacity within the circuit affects the power consumption of the circuit, and outputting the power consumption analysis result.
    • 由计算机实现的功耗分析方法是用于在RTL设计阶段中进行电路的逻辑设计的电路开发过程,并且在随后的逻辑合成阶段中插入关于电路的门控时钟。 该方法包括由计算机实现的提取步骤,提取在逻辑合成级中判断为将其变换为门控时钟的信号,并将该信号存储在由计算机实现的存储器部分中的测量步骤 ,通过逻辑模拟测量存储在存储器部分中的信号的有效时间,并将有效时间存储在存储器部分中,以及由计算机实现的后仿真步骤,计算电路的功耗分析结果 存储在存储器部分中的有效时间,作为形成电路的功能单元的每个模块的寄存器数量以及指示电路内的存储器容量影响电路的功耗的程度的存储器容量系数,以及 输出功耗分析结果。
    • 8. 发明申请
    • Power consumption peak estimation program for LSI and device therefor
    • LSI的功耗峰值估计程序及其设备
    • US20080077380A1
    • 2008-03-27
    • US11896943
    • 2007-09-06
    • Kazuhide TamakiRyuji FujitaJunichi NitsumaTakayuki Sasaki
    • Kazuhide TamakiRyuji FujitaJunichi NitsumaTakayuki Sasaki
    • G06F17/50
    • G06F17/5022G06F17/5036
    • As a program tool of the embodiment estimating the peak of power consumption, primary processing is performed in which logic simulation is executed in a first time period to extract operation data of a gated clock for every predetermined section within the first time period, e.g. operation waveform data or data on the number of operations. Then, a narrowed section, which is composed of one or more sections and in which the switching activity per unit time is higher compared to other sections, is discovered, the switching activity being obtained from the operation data, and this narrowed section is taken as a second time period. Then, secondary processing is performed in which logic simulation is executed in the second time period to extract signal waveform data for every clock cycle and obtain power consumption data corresponding to the clock cycles from the extracted signal waveform data.
    • 作为估计功耗峰值的实施例的程序工具,执行在第一时间段内执行逻辑模拟的第一处理,以在第一时间段内提取每个预定部分的门控时钟的操作数据,例如, 操作波形数据或操作次数的数据。 然后,发现由一个或多个部分组成并且其中每单位时间的切换活动与其他部分相比更高的变窄部分,从操作数据获得切换活动,并将该缩小部分视为 第二个时期。 然后,进行二次处理,其中在第二时间段中执行逻辑模拟以提取每个时钟周期的信号波形数据,并从所提取的信号波形数据中获得与时钟周期对应的功耗数据。
    • 10. 发明授权
    • Security policy enforcement system and security policy enforcement method
    • 安全策略执行体系和安全策略执行方法
    • US09386039B2
    • 2016-07-05
    • US13822875
    • 2011-11-24
    • Takayuki Sasaki
    • Takayuki Sasaki
    • H04L29/06G06F21/62
    • H04L63/20G06F21/6218H04L63/10H04L63/102
    • Provided is a system which distributes a processing load of security measures and enforce a security policy to be applicable to a large system. Policy information indicating a security measure to be executed on user information transmitted from a client to a server is stored in a policy storing section. Measure arrangement information indicating the security measure executable in each of a plurality of policy enforcement sections is stored in a measure-arrangement storing section. One or more of the policy enforcement sections are selected on the basis of the policy information and the measure arrangement information. Each of the one or more policy enforcement sections executes the security measure on the user information and outputs, on the basis of a selection result, the user information to the other policy enforcement sections among the one or more policy enforcement sections or to the server.
    • 提供一种分配安全措施的处理负荷并执行适用于大型系统的安全策略的系统。 指示对从客户端发送到服务器的用户信息执行的安全措施的策略信息存储在策略存储部中。 指示在多个策略执行部中的每一个中可执行的安全措施的测量配置信息被存储在测量配置存储部中。 基于策略信息和测量安排信息来选择一个或多个策略执行部分。 所述一个或多个策略执行部分中的每个执行所述用户信息的安全措施,并且基于所述选择结果将所述用户信息输出到所述一个或多个策略执行部分中的所述其他策略执行部分或所述服务器。