会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US07440350B2
    • 2008-10-21
    • US11708348
    • 2007-02-21
    • Tadahiro ObaraMasatoshi HasegawaYousuke TanakaTomofumi HokariKenichi Tajima
    • Tadahiro ObaraMasatoshi HasegawaYousuke TanakaTomofumi HokariKenichi Tajima
    • G11C7/02G11C5/06G11C11/50
    • G11C7/12G11C2207/005H01L27/105H01L27/10897
    • A DRAM whose operation is sped up and power consumption is reduced is provided. A pair of precharge MOSFETs for supplying a precharge voltage to a pair of input/output nodes of a CMOS sense amplifier is provided; the pair of input/output nodes are connected to a complementary bit-line pair via a selection switch MOSFET; a first equalize MOSFET is provided between the complementary bit-line pair for equalizing them; a memory cell is provided between one of the complementary bit-line pair and a word line intersecting with it; gate insulators of the selection switch MOSFETs and first equalize MOSFET are formed by first film thickness; a gate insulator of the precharge MOSFET is formed by second film thickness thinner than the first film thickness; a precharge signal corresponding to a power supply voltage is supplied to the precharge MOSFET; and an equalize signal and a selection signal corresponding to a boost voltage are supplied to the first equalize MOSFET and the selection switch MOSFET, respectively.
    • 提供了其操作加快并且功耗降低的DRAM。 提供一对用于向CMOS读出放大器的一对输入/输出节点提供预充电电压的预充电MOSFET; 一对输入/输出节点经由选择开关MOSFET连接到互补位线对; 在互补位线对之间提供第一均衡MOSFET以使它们均衡; 在互补位线对之一和与其相交的字线之间提供存储单元; 选择开关MOSFET和第一均衡MOSFET的栅极绝缘体由第一膜厚度形成; 预充电MOSFET的栅极绝缘体由比第一膜厚度薄的第二膜厚形成; 对应于电源电压的预充电信号被提供给预充电MOSFET; 并且将均衡信号和对应于升压电压的选择信号分别提供给第一均衡MOSFET和选择开关MOSFET。
    • 2. 发明授权
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US07193912B2
    • 2007-03-20
    • US11136510
    • 2005-05-25
    • Tadahiro ObaraMasatoshi HasegawaYousuke TanakaTomofumi HokariKenichi Tajima
    • Tadahiro ObaraMasatoshi HasegawaYousuke TanakaTomofumi HokariKenichi Tajima
    • G11C7/00G11C7/02G11C11/34
    • G11C7/12G11C2207/005H01L27/105H01L27/10897
    • A DRAM whose operation is sped up and power consumption is reduced is provided. A pair of precharge MOSFETs for supplying a precharge voltage to a pair of input/output nodes of a CMOS sense amplifier is provided; the pair of input/output nodes are connected to a complementary bit-line pair via a selection switch MOSFET; a first equalize MOSFET is provided between the complementary bit-line pair for equalizing them; a memory cell is provided between one of the complementary bit-line pair and a word line intersecting with it; gate insulators of the selection switch MOSFETs and first equalize MOSFET are formed by first film thickness; a gate insulator of the precharge MOSFET is formed by second film thickness thinner than the first film thickness; a precharge signal corresponding to a power supply voltage is supplied to the precharge MOSFET; and an equalize signal and a selection signal corresponding to a boost voltage are supplied to the first equalize MOSFET and the selection switch MOSFET, respectively.
    • 提供了其操作加快并且功耗降低的DRAM。 提供一对用于向CMOS读出放大器的一对输入/输出节点提供预充电电压的预充电MOSFET; 一对输入/输出节点经由选择开关MOSFET连接到互补位线对; 在互补位线对之间提供第一均衡MOSFET以使它们均衡; 在互补位线对之一和与其相交的字线之间提供存储单元; 选择开关MOSFET和第一均衡MOSFET的栅极绝缘体由第一膜厚度形成; 预充电MOSFET的栅极绝缘体由比第一膜厚度薄的第二膜厚形成; 对应于电源电压的预充电信号被提供给预充电MOSFET; 并且将均衡信号和对应于升压电压的选择信号分别提供给第一均衡MOSFET和选择开关MOSFET。
    • 3. 发明申请
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US20050265096A1
    • 2005-12-01
    • US11136510
    • 2005-05-25
    • Tadahiro ObaraMasatoshi HasegawaYousuke TanakaTomofumi HokariKenichi Tajima
    • Tadahiro ObaraMasatoshi HasegawaYousuke TanakaTomofumi HokariKenichi Tajima
    • H01L27/108G11C7/00G11C7/12G11C11/401G11C11/409H01L21/8242H01L27/105
    • G11C7/12G11C2207/005H01L27/105H01L27/10897
    • A DRAM whose operation is sped up and power consumption is reduced is provided. A pair of precharge MOSFETs for supplying a precharge voltage to a pair of input/output nodes of a CMOS sense amplifier is provided; the pair of input/output nodes are connected to a complementary bit-line pair via a selection switch MOSFET; a first equalize MOSFET is provided between the complementary bit-line pair for equalizing them; a memory cell is provided between one of the complementary bit-line pair and a word line intersecting with it; gate insulators of the selection switch MOSFETs and first equalize MOSFET are formed by first film thickness; a gate insulator of the precharge MOSFET is formed by second film thickness thinner than the first film thickness; a precharge signal corresponding to a power supply voltage is supplied to the precharge MOSFET; and an equalize signal and a selection signal corresponding to a boost voltage are supplied to the first equalize MOSFET and the selection switch MOSFET, respectively.
    • 提供了其操作加快并且功耗降低的DRAM。 提供一对用于向CMOS读出放大器的一对输入/输出节点提供预充电电压的预充电MOSFET; 一对输入/输出节点经由选择开关MOSFET连接到互补位线对; 在互补位线对之间提供第一均衡MOSFET以使它们均衡; 在互补位线对之一和与其相交的字线之间提供存储单元; 选择开关MOSFET和第一均衡MOSFET的栅极绝缘体由第一膜厚度形成; 预充电MOSFET的栅极绝缘体由比第一膜厚度薄的第二膜厚形成; 对应于电源电压的预充电信号被提供给预充电MOSFET; 并且将均衡信号和对应于升压电压的选择信号分别提供给第一均衡MOSFET和选择开关MOSFET。
    • 4. 发明申请
    • Semiconductor Integrated circuit device
    • 半导体集成电路器件
    • US20070159901A1
    • 2007-07-12
    • US11708348
    • 2007-02-21
    • Tadahiro ObaraMasatoshi HasegawaYousuke TanakaTomofumi HokariKenichi Tajima
    • Tadahiro ObaraMasatoshi HasegawaYousuke TanakaTomofumi HokariKenichi Tajima
    • G11C7/00
    • G11C7/12G11C2207/005H01L27/105H01L27/10897
    • A DRAM whose operation is sped up and power consumption is reduced is provided. A pair of precharge MOSFETs for supplying a precharge voltage to a pair of input/output nodes of a CMOS sense amplifier is provided; the pair of input/output nodes are connected to a complementary bit-line pair via a selection switch MOSFET; a first equalize MOSFET is provided between the complementary bit-line pair for equalizing them; a memory cell is provided between one of the complementary bit-line pair and a word line intersecting with it; gate insulators of the selection switch MOSFETs and first equalize MOSFET are formed by first film thickness; a gate insulator of the precharge MOSFET is formed by second film thickness thinner than the first film thickness; a precharge signal corresponding to a power supply voltage is supplied to the precharge MOSFET; and an equalize signal and a selection signal corresponding to a boost voltage are supplied to the first equalize MOSFET and the selection switch MOSFET, respectively.
    • 提供了其操作加快并且功耗降低的DRAM。 提供一对用于向CMOS读出放大器的一对输入/输出节点提供预充电电压的预充电MOSFET; 一对输入/输出节点经由选择开关MOSFET连接到互补位线对; 在互补位线对之间提供第一均衡MOSFET以使它们均衡; 在互补位线对之一和与其相交的字线之间提供存储单元; 选择开关MOSFET和第一均衡MOSFET的栅极绝缘体由第一膜厚度形成; 预充电MOSFET的栅极绝缘体由比第一膜厚度薄的第二膜厚形成; 对应于电源电压的预充电信号被提供给预充电MOSFET; 并且将均衡信号和对应于升压电压的选择信号分别提供给第一均衡MOSFET和选择开关MOSFET。
    • 6. 发明授权
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US06795358B2
    • 2004-09-21
    • US10459625
    • 2003-06-12
    • Yousuke TanakaTomofumi HokariMasatoshi Hasegawa
    • Yousuke TanakaTomofumi HokariMasatoshi Hasegawa
    • G11C700
    • H01L27/10882G11C7/065G11C7/1042G11C7/12G11C11/4076G11C11/4091G11C11/4094G11C11/4097G11C2207/2227H01L27/0207H01L27/108H01L27/10885H01L27/10891
    • Disclosed herein is a semiconductor integrated circuit device equipped with a memory circuit, which realizes the speeding up of its operation and low power consumption thereof in a simple configuration. At input/output nodes of a sense amplifier including a CMOS latch circuit for performing an amplifying operation in response to an operation timing signal, a pair of first precharge MOSFETs brought to an on state during a precharge period to thereby supply a precharge voltage, and select switch MOSFETs for connecting the input/output nodes and each complementary bit line pair in response to a select signal are provided. A second precharge MOSFET for short-circuiting the complementary bit line pair is provided between the complementary bit line pair. A memory array is provided which includes dynamic memory cells each comprising an address selecting MOSFET and a storage capacitor, each of which is provided between one of the complementary bit line pair and a word line intersecting it. The thickness of a gate insulating film for the second precharge MOSFET is formed thin as compared with that of a gate insulating film for the selecting MOSFETs.
    • 这里公开了一种配备有存储电路的半导体集成电路装置,其以简单的配置实现其操作的加速和低功耗。 在包括用于响应于操作定时信号执行放大操作的CMOS锁存电路的读出放大器的输入/输出节点处,一对第一预充电MOSFET在预充电期间变为导通状态,从而提供预充电电压,以及 提供了用于连接输入/输出节点和响应于选择信号的每个互补位线对的选择开关MOSFET。 在互补位线对之间提供用于短路互补位线对的第二预充电MOSFET。 提供了一种存储器阵列,其包括每个包括地址选择MOSFET和存储电容器的动态存储器单元,每个存储器单元设置在互补位线对之一和与其相交的字线之间。 与用于选择MOSFET的栅极绝缘膜相比,用于第二预充电MOSFET的栅极绝缘膜的厚度形成得较薄。
    • 9. 发明申请
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US20050007846A1
    • 2005-01-13
    • US10914291
    • 2004-08-10
    • Yousuke TanakaTomofumi HokariMasatoshi Hasegawa
    • Yousuke TanakaTomofumi HokariMasatoshi Hasegawa
    • G11C7/06G11C7/10G11C7/12G11C11/409G11C11/4091G11C11/4094G11C11/4097H01L21/8242H01L27/02H01L27/108G11C7/00
    • H01L27/10882G11C7/065G11C7/1042G11C7/12G11C11/4076G11C11/4091G11C11/4094G11C11/4097G11C2207/2227H01L27/0207H01L27/108H01L27/10885H01L27/10891
    • Disclosed herein is a semiconductor integrated circuit device equipped with a memory circuit, which realizes the speeding up of its operation and low power consumption thereof in a simple configuration. At input/output nodes of a sense amplifier including a CMOS latch circuit for performing an amplifying operation in response to an operation timing signal, a pair of first precharge MOSFETs brought to an on state during a precharge period to thereby supply a precharge voltage, and select switch MOSFETs for connecting the input/output nodes and each complementary bit line pair in response to a select signal are provided. A second precharge MOSFET for short-circuiting the complementary bit line pair is provided between the complementary bit line pair. A memory array is provided which includes dynamic memory cells each comprising an address selecting MOSFET and a storage capacitor, each of which is provided between one of the complementary bit line pair and a word line intersecting it. The thickness of a gate insulating film for the second precharge MOSFET is formed thin as compared with that of a gate insulating film for the selecting MOSFETs.
    • 这里公开了一种配备有存储电路的半导体集成电路装置,其以简单的配置实现其操作的加速和低功耗。 在包括用于响应于操作定时信号执行放大操作的CMOS锁存电路的读出放大器的输入/输出节点处,一对第一预充电MOSFET在预充电期间变为导通状态,从而提供预充电电压,以及 提供了用于连接输入/输出节点和响应于选择信号的每个互补位线对的选择开关MOSFET。 在互补位线对之间提供用于短路互补位线对的第二预充电MOSFET。 提供了一种存储器阵列,其包括每个包括地址选择MOSFET和存储电容器的动态存储器单元,每个存储器单元设置在互补位线对之一和与其相交的字线之间。 与用于选择MOSFET的栅极绝缘膜相比,用于第二预充电MOSFET的栅极绝缘膜的厚度形成得较薄。
    • 10. 发明授权
    • Semiconductor memory device operating at high speed and low power consumption
    • 半导体存储器件以高速和低功耗工作
    • US07177215B2
    • 2007-02-13
    • US11262920
    • 2005-11-01
    • Yousuke TanakaTomofumi HokariMasatoshi Hasegawa
    • Yousuke TanakaTomofumi HokariMasatoshi Hasegawa
    • G11C7/12
    • H01L27/10882G11C7/065G11C7/1042G11C7/12G11C11/4076G11C11/4091G11C11/4094G11C11/4097G11C2207/2227H01L27/0207H01L27/108H01L27/10885H01L27/10891
    • A semiconductor integrated circuit device equipped with a memory circuit, which realizes the speeding up of its operation and low power consumption in a simple configuration is provided. At input/output nodes of a sense amplifier including a CMOS latch circuit for performing an amplifying operation in response to an operation timing signal, a pair of first precharge MOSFETs brought to an on state during a precharge period to supply a precharge voltage, and select switch MOSFETs for connecting the input/output nodes and each complementary bit line pair in response to a select signal are provided. A second precharge MOSFET for short-circuiting the complementary bit line pair is provided between the complementary bit line pair. A memory array is provided which includes dynamic memory cells each comprising an address selecting MOSFET and a storage capacitor, each of which is provided between one of the complementary bit line pair and a word line intersecting it. The thickness of a gate insulating film for the second precharge MOSFET is formed thin as compared with that of a gate insulating film for the selecting MOSFETs.
    • 提供了一种配备有存储电路的半导体集成电路器件,其实现了其简单配置中其操作的加速和低功耗。 在包括用于响应于操作定时信号执行放大操作的CMOS锁存电路的读出放大器的输入/输出节点处,一对第一预充电MOSFET在预充电周期期间变为导通状态以提供预充电电压,并且选择 提供了用于响应于选择信号连接输入/输出节点和每个互补位线对的开关MOSFET。 在互补位线对之间提供用于短路互补位线对的第二预充电MOSFET。 提供了一种存储器阵列,其包括每个包括地址选择MOSFET和存储电容器的动态存储器单元,每个存储器单元设置在互补位线对之一和与其相交的字线之间。 与用于选择MOSFET的栅极绝缘膜相比,用于第二预充电MOSFET的栅极绝缘膜的厚度形成得较薄。