会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Off-line test circuit of a semiconnector integrated logic circuit
    • 半导体集成逻辑电路的离线测试电路
    • US5406567A
    • 1995-04-11
    • US75798
    • 1993-06-14
    • Tadahiko Ogawa
    • Tadahiko Ogawa
    • G01R31/28G01R31/317G01R31/3185H04B17/00
    • G01R31/318505G01R31/31701
    • In a semiconductor integrated logic circuit, latch circuits are provided to hold the input signal supplied to a random logic circuit just before an operation mode is switched from a normal operation mode to a test operation mode. During the test operation mode, the latched signals are continued to be supplied to random logic circuit so that the operation condition of a internal circuit of the random logic circuit is maintained as it is. Therefore, when the circuit is returned from the test operation mode to the normal operation mode, the circuit operation of the internal circuit of the random logic circuit continuing from the circuit operation in the previous normal operation condition can be obtained.
    • 在半导体集成逻辑电路中,提供锁存电路以在将操作模式从正常操作模式切换到测试操作模式之前保持提供给随机逻辑电路的输入信号。 在测试操作模式期间,锁存的信号被继续提供给随机逻辑电路,使得随机逻辑电路的内部电路的操作状态原样保持。 因此,当电路从测试操作模式返回到正常操作模式时,可以获得在先前的正常操作条件下继续从电路操作继续的随机逻辑电路的内部电路的电路操作。
    • 6. 发明申请
    • Ground information processing method, ground information processing system, and earth resources system
    • 地面信息处理方法,地面信息处理系统和地球资源系统
    • US20070064536A1
    • 2007-03-22
    • US11217746
    • 2005-09-01
    • Tadahiko Ogawa
    • Tadahiko Ogawa
    • G01V1/00
    • G01V1/003
    • By nondestructively detecting a condition of ground 3 to be surveyed by using surface wave exploration means 4, using data analysis means 5 to calculate an S-wave velocity structure of the ground based on data detected by the surface wave exploration means 4, identifying a soil phase distribution of the ground by using a soil phase criteria table that is preset about a correspondence between S-wave velocities and soil phases based on a calculated S-wave velocity structure, and identifying an N-value distribution of the ground by using an N-value conversion expression or an N-value conversion table that is preset about a correspondence between S-wave velocities and N-values, an absorbed/released unit heat quantity per unit thickness of the ground 3, which provides a parameter, is estimated on the basis of the soil phase distribution and the N-value distribution that are identified by using a heat quantity conversion table that is preset about a relationship between the soil phase and a heat quantity and a relationship between the N-values and a heat quantity.
    • 通过使用表面波探测装置4非破坏性地检测要测量的地面3的状况,利用数据分析装置5根据表面波探测装置4检测的数据计算地面的S波速度结构,识别土壤 通过使用基于计算的S波速度结构预先设定的关于S波速度和土壤相位之间的对应关系的土壤相位准则表来研究地面的相分布,以及通过使用N值来识别地面的N值分布 - 值变换表达式或关于S波速度和N值之间的对应关系的N值转换表,提供参数的地面3的每单位厚度的吸收/释放单位热量被估计为 土壤相分布和N值分布的基础,通过使用预设关于土壤相和土壤相关关系的热量转换表来识别 热量和N值与热量之间的关系。
    • 7. 发明授权
    • Semiconductor integrated logic circuit with sequential circuits capable of preventing subthreshold leakage current
    • 具有能够防止亚阈值漏电流的顺序电路的半导体集成逻辑电路
    • US06246265B1
    • 2001-06-12
    • US09330161
    • 1999-06-11
    • Tadahiko Ogawa
    • Tadahiko Ogawa
    • A03K19096
    • H03K19/00315
    • A semiconductor integrated logic circuit device with a sequential circuit includes a transferring section, an inverting section, a bistable circuit section, and a blocking section. The transferring section is provided between first and second nodes, and transfers a data signal from the first node to the second node in response to a clock signal. The inverting section is provided between the second node and a third node, and inverts the data signal on the second node to output on the third node as an inverted data signal. The bistable circuit section is connected to the second and third nodes, and holds the data signal. The blocking section is provided between the bistable circuit and the first node, and blocks off sub-threshold leakage current.
    • 具有顺序电路的半导体集成逻辑电路器件包括转移部分,反转部分,双稳态电路部分和阻断部分。 转移部分设置在第一和第二节点之间,并且响应于时钟信号将数据信号从第一节点传送到第二节点。 反相部分设置在第二节点和第三节点之间,并且将第二节点上的数据信号反相,以在第三节点上作为反相数据信号输出。 双稳态电路部分连接到第二和第三节点,并保持数据信号。 阻塞部分设置在双稳态电路和第一节点之间,并阻断次阈值漏电流。
    • 10. 发明授权
    • Sequential logic circuit with active and sleep modes
    • 具有主动和睡眠模式的顺序逻辑电路
    • US06310491B1
    • 2001-10-30
    • US09411834
    • 1999-10-04
    • Tadahiko Ogawa
    • Tadahiko Ogawa
    • H03K19173
    • H03K3/0375H03K3/012
    • A sequential logic circuit having active and sleep modes prevents stored information from being lost immediately after the transition from a sleep mode to an active mode. This sequential logic circuit includes a latch circuit having an input terminal to which an input signal is applied, an output terminal from which and output signal is derived, and a set and/or reset terminal to which a set and/or reset signal is applied. The latch circuit has an active mode where a latch function is operable and a sleep mode where the latch function is inoperable, one of which is alternatively selected. The output signal is set or reset to have a specific logic state by the set or reset signal having a specific logic level applied to the set or reset terminal in the active mode. The sequential logic circuit further includes circuitry for preventing the set or reset signal from being applied to the set or reset terminal in the sleep mode, thereby avoiding loss of information or data latched in the latch circuit prior to transition to the sleep mode from the active mode. Thus, the information-latch operation in both of the modes is ensured.
    • 具有活动和睡眠模式的顺序逻辑电路防止在从休眠模式转换到活动模式之后立即丢失存储的信息。 该顺序逻辑电路包括一个锁存电路,该锁存电路具有输入信号被施加的输入端,从其输出和输出信号的输出端,以及一个设置和/或复位信号被施加到的置位和/或复位端 。 锁存电路具有其中锁存功能可操作的活动模式和锁定功能不可操作的休眠模式,其中一个被选择。 输出信号被设置或复位为具有特定的逻辑状态,该设置或复位信号具有在激活模式下施加到置位或复位端子的特定逻辑电平。 顺序逻辑电路还包括用于在睡眠模式下防止设置或复位信号施加到设置或复位终端的电路,从而避免在从活动过渡到睡眠模式之前锁存在锁存电路中的信息或数据丢失 模式。 因此,确保了两种模式中的信息锁存操作。