会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Phase-lock assistant circuitry
    • 锁相辅助电路
    • US08354862B2
    • 2013-01-15
    • US13448878
    • 2012-04-17
    • Chih-Chang LinChan-Hong ChernSteven SweiMing-Chieh HuangTien-Chun Yang
    • Chih-Chang LinChan-Hong ChernSteven SweiMing-Chieh HuangTien-Chun Yang
    • H03D13/00
    • H03L7/08H03L7/081H03L7/087
    • A circuit including a first circuit configured to receive an input signal and first, third and fifth phase clocks of a clock, and generate a first early signal indicating the clock is earlier than the input signal and a first late signal indicating the clock is later than the input signal. The circuit further includes a second circuit configured to receive an input signal and second, a fourth and sixth phase clocks of the clock, and generate a second early signal indicating the clock is earlier than the input signal and a second late signal indicating the clock is later than the input signal. The circuit further includes a third circuit configured to generate a first increase signal. The circuit further includes a fourth circuit configured to generate a first decrease signal.
    • 包括被配置为接收输入信号和时钟的第一,第三和第五相位时钟并且产生指示时钟的第一早期信号的第一电路的电路早于输入信号,并且指示时钟的第一晚信号晚于 输入信号。 电路还包括配置成接收时钟的输入信号和第二,第四和第六相位时钟的第二电路,并且产生指示时钟早于输入信号的第二早期信号,并且指示时钟的第二延迟信号是 晚于输入信号。 电路还包括被配置为产生第一增加信号的第三电路。 电路还包括被配置为产生第一减小信号的第四电路。
    • 2. 发明授权
    • Phase-lock assistant circuitry
    • 锁相辅助电路
    • US08179162B2
    • 2012-05-15
    • US12835130
    • 2010-07-13
    • Chih-Chang LinChan-Hong ChernSteven SweiMing-Chieh HuangTien-Chun Yang
    • Chih-Chang LinChan-Hong ChernSteven SweiMing-Chieh HuangTien-Chun Yang
    • H03D13/00H03L7/06
    • H03L7/08H03L7/081H03L7/087
    • Some embodiments regard a circuit comprising: a first circuit configured to lock a frequency of an output clock to a frequency of a reference clock; a second circuit configured to align an input signal to a phase clock of the output clock; a third circuit configured to use a first set of phase clocks of the output clock and a second set of phase clocks of the output clock to improve alignment of the input signal to the phase clock of the output clock; and a lock detection circuit configured to turn on the first circuit when the frequency of the output clock is not locked to the frequency of the reference clock; and to turn off the first circuit and to turn on the second circuit and the third circuit when the frequency of the output clock is locked to the frequency of the reference clock.
    • 一些实施例涉及一种电路,包括:第一电路,其被配置为将输出时钟的频率锁定到参考时钟的频率; 第二电路,被配置为将输入信号与所述输出时钟的相位时钟对准; 第三电路,被配置为使用所述输出时钟的第一组相位时钟和所述输出时钟的第二组相位时钟,以改善所述输入信号与所述输出时钟的相位时钟的对准; 以及锁定检测电路,被配置为当所述输出时钟的频率未被锁定到所述参考时钟的频率时接通所述第一电路; 并且当输出时钟的频率被锁定到参考时钟的频率时,关闭第一电路并接通第二电路和第三电路。
    • 8. 发明授权
    • Charge pump doubler
    • 电荷泵倍增器
    • US08324960B2
    • 2012-12-04
    • US12849503
    • 2010-08-03
    • Ming-Chieh HuangChan-Hong ChernChih-Chang LinTien-Chun YangYuwen Swei
    • Ming-Chieh HuangChan-Hong ChernChih-Chang LinTien-Chun YangYuwen Swei
    • G05F1/10G05F3/02
    • H02M3/07
    • An integrated circuit includes a first PMOS transistor, where its drain is arranged to be coupled to a voltage output, and its source is coupled to the drain of a second PMOS transistor. The source of the second PMOS transistor is arranged to be coupled to a high power supply voltage. The source and drain of a MOS capacitor are coupled to the source of the first PMOS transistor. The drain of an NMOS transistor is coupled to the drain of the first PMOS transistor. The integrated circuit is configured to receive a voltage input to generate the voltage output having a maximum voltage higher than the voltage input. The gate oxide layer thickness of the MOS capacitor is less than that of the first PMOS transistor.
    • 集成电路包括第一PMOS晶体管,其中其漏极被布置成耦合到电压输出,并且其源极耦合到第二PMOS晶体管的漏极。 第二PMOS晶体管的源极被布置成耦合到高电源电压。 MOS电容器的源极和漏极耦合到第一PMOS晶体管的源极。 NMOS晶体管的漏极耦合到第一PMOS晶体管的漏极。 集成电路被配置为接收电压输入以产生具有高于电压输入的最大电压的电压输出。 MOS电容器的栅氧化层厚度小于第一PMOS晶体管的栅极氧化层厚度。
    • 9. 发明授权
    • Automatic level control
    • 自动电平控制
    • US08115545B2
    • 2012-02-14
    • US13177958
    • 2011-07-07
    • Chiang PuMing-Chieh HuangChan-Hong ChernTien-Chun Yang
    • Chiang PuMing-Chieh HuangChan-Hong ChernTien-Chun Yang
    • H03F1/36
    • G01C19/5776
    • Some embodiments regard a circuit comprising: a high voltage transistor providing a resistance; an amplifier configured to receive a current and to convert the current to a first voltage that is used in a loop creating the current; and an automatic level control circuit that, based on an AC amplitude of the first voltage, adjusts a second voltage at a gate of the high voltage transistor and thereby adjusts the resistance and the first voltage; wherein the automatic level control circuit is configured to adjust the first voltage toward the first reference voltage if the first voltage differs from a first reference voltage.
    • 一些实施例涉及一种电路,包括:提供电阻的高压晶体管; 放大器,被配置为接收电流并将电流转换成在产生电流的环路中使用的第一电压; 以及自动电平控制电路,其基于所述第一电压的交流振幅调整所述高电压晶体管的栅极处的第二电压,从而调整所述电阻和所述第一电压; 其中所述自动电平控制电路被配置为如果所述第一电压与第一参考电压不同,则将所述第一电压调整为朝向所述第一参考电压。
    • 10. 发明授权
    • Multiple-phase clock generator
    • 多相时钟发生器
    • US08884665B2
    • 2014-11-11
    • US13084817
    • 2011-04-12
    • Chih-Chang LinChan-Hong ChernMing-Chieh HuangTao Wen Chung
    • Chih-Chang LinChan-Hong ChernMing-Chieh HuangTao Wen Chung
    • H03B19/00H03K5/15
    • H03K5/15013
    • A multiple-phase clock generator includes at least one stage of dividers. A clock signal is supplied as a first stage clock input to dividers in a first stage of dividers. An N-th stage includes 2N dividers, where N is a positive integer number. Each divider in the first stage is configured to divide a first clock frequency of the first stage clock input by 2 to provide a first stage output. Each divider in the N-th stage is configured to divide an N-th clock frequency of an N-th stage clock input by 2 to provide an N-th stage output. The N-th stage outputs from the dividers in the N-th stage provide 2N-phase clock signals that are equally distributed with a same phase difference between adjacent phase clock signals.
    • 多相时钟发生器包括至少一个分频器级。 时钟信号作为第一级时钟输入提供给分频器的第一级中的分频器。 第N级包括2N个分频器,其中N是正整数。 第一级中的每个分频器被配置为将第一级时钟输入的第一时钟频率除以2以提供第一级输出。 第N级中的每个除法器被配置为将输入的第N级时钟的第N个时钟频率除以2以提供第N级输出。 在第N级的分频器的第N级输出提供2N相位时钟信号,它们在相邻的相位时钟信号之间以相同的相位差均匀分布。