会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • METHOD FOR FABRICATING SEMICONDUCTOR NANO CIRCULAR RING
    • 制造半导体纳米圆环的方法
    • US20120190202A1
    • 2012-07-26
    • US13379752
    • 2011-09-09
    • Ru HuangYujie AlZhihua HaoShuangshuang PuJiewen FanShuai SunRunsheng WangXia An
    • Ru HuangYujie AlZhihua HaoShuangshuang PuJiewen FanShuai SunRunsheng WangXia An
    • H01L21/311B82Y40/00
    • B82Y40/00
    • The present invention discloses a method for fabricating a semiconductor nano circular ring. In the method, firstly, a positive photoresist is coated on a semiconductor substrate, then the photoresist is exposed by using a circular mask with a micrometer-sized diameter to obtain the circular ring-shaped photoresist, based on the poisson diffraction principle. Then, a plasma etching is performed on the substrate under a protection of the circular ring-shaped photoresist to form a circular ring-shaped structure with a nano-sized wall thickness on a surface of the substrate. The embodiment of present invention fabricates a nano-sized circular ring-shaped structure by using a micrometer-sized lithography equipment and a micrometer-sized circular mask, and overcomes the dependence on advanced technologies, so as to effectively reduce the fabrication cost of the circular ring-shaped nano structure.
    • 本发明公开了一种制造半导体纳米圆环的方法。 在该方法中,首先将正性光致抗蚀剂涂覆在半导体基板上,然后通过使用微米尺寸直径的圆形掩模曝光光致抗蚀剂,以便基于泊松衍射原理获得圆形环形光致抗蚀剂。 然后,在圆环状光致抗蚀剂的保护下,在基板上进行等离子体蚀刻,以在基板的表面上形成具有纳米尺寸壁厚的圆形环状结构。 本发明的实施例通过使用微米尺寸的光刻设备和微米尺寸的圆形掩模来制造纳米尺寸的圆环形结构,并克服了先进技术的依赖性,从而有效降低圆形的制造成本 环状纳米结构。
    • 4. 发明授权
    • Method for fabricating semiconductor nano circular ring
    • 制造半导体纳米圆环的方法
    • US08722312B2
    • 2014-05-13
    • US13379752
    • 2011-09-09
    • Ru HuangYujie AlZhihua HaoShuangshuang PuJiewen FanShuai SunRunsheng WangXia An
    • Ru HuangYujie AlZhihua HaoShuangshuang PuJiewen FanShuai SunRunsheng WangXia An
    • G03F7/20
    • B82Y40/00
    • The present invention discloses a method for fabricating a semiconductor nano circular ring. In the method, firstly, a positive photoresist is coated on a semiconductor substrate, then the photoresist is exposed by using a circular mask with a micrometer-sized diameter to obtain the circular ring-shaped photoresist, based on the poisson diffraction principle. Then, a plasma etching is performed on the substrate under a protection of the circular ring-shaped photoresist to form a circular ring-shaped structure with a nano-sized wall thickness on a surface of the substrate. The embodiment of present invention fabricates a nano-sized circular ring-shaped structure by using a micrometer-sized lithography equipment and a micrometer-sized circular mask, and overcomes the dependence on advanced technologies, so as to effectively reduce the fabrication cost of the circular ring-shaped nano structure.
    • 本发明公开了一种制造半导体纳米圆环的方法。 在该方法中,首先将正性光致抗蚀剂涂覆在半导体基板上,然后通过使用微米尺寸直径的圆形掩模曝光光致抗蚀剂,以便基于泊松衍射原理获得圆形环形光致抗蚀剂。 然后,在圆环状光致抗蚀剂的保护下,在基板上进行等离子体蚀刻,以在基板的表面上形成具有纳米尺寸壁厚的圆形环状结构。 本发明的实施例通过使用微米尺寸的光刻设备和微米尺寸的圆形掩模来制造纳米尺寸的圆环形结构,并克服了先进技术的依赖性,从而有效降低圆形的制造成本 环状纳米结构。
    • 5. 发明申请
    • METHOD FOR FABRICATING A TUNNELING FIELD-EFFECT TRANSISTOR
    • 制造隧道场效应晶体管的方法
    • US20120115297A1
    • 2012-05-10
    • US13133643
    • 2010-09-25
    • Ru HuangYujie AiZhihua HaoChunhui FanShuangshuang PuRunsheng WangQuanxin Yun
    • Ru HuangYujie AiZhihua HaoChunhui FanShuangshuang PuRunsheng WangQuanxin Yun
    • H01L21/336
    • H01L29/7391H01L29/66356
    • The present invention discloses a method for self-alignedly fabricating tunneling field-effect transistor (TFET) based on planar process, thereby lowering requirements on a photolithography process for fabricating the planar TFET. In the method, the source region and the drain region of the TFET are not directly defined by photolithography; rather, they are defined by another dielectric film which locates over an active region and on both sides of the gate and which is different from the dielectric film that defines the channel region. The influence due to the alignment deviation among three times of photolithography process for defining the channel region, the source and the drain regions may be eliminated by selectively removing the dielectric film over the source and drain regions by wet etching. Therefore, a planar TFET may be fabricated self-alignedly based on this process, thereby the rigid requirements on the alignment deviation of the photolithography during the fabrication procedure of a planar TFET is alleviated, which facilitates to fabricate a planar TFET device with stable and reliable characteristics.
    • 本发明公开了一种基于平面工艺自对准地制造隧道场效应晶体管(TFET)的方法,从而降低了用于制造平面TFET的光刻工艺的要求。 在该方法中,TFET的源极区域和漏极区域不直接由光刻法定义; 相反,它们由位于栅极的有源区域和两侧上并且不同于限定沟道区域的电介质膜的另一介电膜限定。 通过用蚀刻选择性地去除源极和漏极区域上的电介质膜,可以消除用于限定沟道区域,源极和漏极区域的三次光刻处理之间由于取向偏差引起的影响。 因此,可以基于该工艺自平面地制造平面TFET,从而减轻了在平面TFET的制造过程期间对光刻的对准偏差的刚性要求,这有助于制造具有稳定和可靠的平面TFET器件 特点
    • 6. 发明授权
    • Method for fabricating a tunneling field-effect transistor
    • 隧道场效应晶体管的制造方法
    • US08288238B2
    • 2012-10-16
    • US13133643
    • 2010-09-25
    • Ru HuangYujie AiZhihua HaoChunhui FanShuangshuang PuRunsheng WangQuanxin Yun
    • Ru HuangYujie AiZhihua HaoChunhui FanShuangshuang PuRunsheng WangQuanxin Yun
    • H01L21/336
    • H01L29/7391H01L29/66356
    • The present invention discloses a method for self-alignedly fabricating tunneling field-effect transistor (TFET) based on planar process, thereby lowering requirements on a photolithography process for fabricating the planar TFET. In the method, the source region and the drain region of the TFET are not directly defined by photolithography; rather, they are defined by another dielectric film which locates over an active region and on both sides of the gate and which is different from the dielectric film that defines the channel region. The influence due to the alignment deviation among three times of photolithography process for defining the channel region, the source and the drain regions may be eliminated by selectively removing the dielectric film over the source and drain regions by wet etching. Therefore, a planar TFET may be fabricated self-alignedly based on this process, thereby the rigid requirements on the alignment deviation of the photolithography during the fabrication procedure of a planar TFET is alleviated, which facilitates to fabricate a planar TFET device with stable and reliable characteristics.
    • 本发明公开了一种基于平面工艺自对准地制造隧道场效应晶体管(TFET)的方法,从而降低了用于制造平面TFET的光刻工艺的要求。 在该方法中,TFET的源极区域和漏极区域不直接由光刻法定义; 相反,它们由位于栅极的有源区域和两侧上并且不同于限定沟道区域的电介质膜的另一介电膜限定。 通过用蚀刻选择性地去除源极和漏极区域上的电介质膜,可以消除用于限定沟道区域,源极和漏极区域的三次光刻处理之间由于取向偏差的影响。 因此,可以基于该工艺自平面地制造平面TFET,从而减轻了在平面TFET的制造过程期间对光刻的对准偏差的刚性要求,这有助于制造具有稳定和可靠的平面TFET器件 特点