会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Methods for protecting gate stacks during fabrication of semiconductor devices and semiconductor devices fabricated from such methods
    • 用于在由这种方法制造的半导体器件和半导体器件的制造期间保护栅极堆叠的方法
    • US08217463B2
    • 2012-07-10
    • US13021403
    • 2011-02-04
    • Rohit PalMichael HargroveFrank Bin Yang
    • Rohit PalMichael HargroveFrank Bin Yang
    • H01L29/66
    • H01L29/66651H01L21/28123H01L21/28194H01L21/28247H01L29/495H01L29/4966H01L29/517
    • Methods for protecting gate stacks during fabrication of semiconductor devices and semiconductor devices fabricated from such methods are provided. Methods for fabricating a semiconductor device include providing a semiconductor substrate having an active region and a shallow trench isolation (STI) region. Epitaxial layer is formed on the active region to define a lateral overhang portion in a divot at the active region/STI region interface. A gate stack is formed having a first gate stack-forming layer overlying the semiconductor substrate. First gate stack-forming layer includes a non-conformal layer of metal gate-forming material which is directionally deposited to form a thinned break portion just below the lateral overhang portion. After the step of forming the gate stack, a first portion of the non-conformal layer is in the gate stack and a second portion is exposed. The thinned break portion at least partially isolates the first and second portions during subsequent etch chemistries.
    • 提供了在由这些方法制造的半导体器件和半导体器件的制造期间保护栅极堆叠的方法。 制造半导体器件的方法包括提供具有有源区和浅沟槽隔离(STI)区的半导体衬底。 在有源区上形成外延层,以在有源区/ STI区界面上的边界中限定一个横向伸出部分。 形成具有覆盖在半导体衬底上的第一栅叠层形成层的栅叠层。 第一栅极堆叠形成层包括定向沉积以形成刚好在横向突出部分下方的变薄的断裂部分的非保形层的金属栅极形成材料。 在形成栅极堆叠的步骤之后,非共形层的第一部分在栅极堆叠中并且第二部分被暴露。 减薄断裂部分在随后的蚀刻化学过程中至少部分地隔离第一和第二部分。
    • 6. 发明授权
    • Methods for protecting gate stacks during fabrication of semiconductor devices and semiconductor devices fabricated from such methods
    • 用于在由这种方法制造的半导体器件和半导体器件的制造期间保护栅极堆叠的方法
    • US07932143B1
    • 2011-04-26
    • US12604281
    • 2009-10-22
    • Rohit PalMichael HargroveFrank Bin Yang
    • Rohit PalMichael HargroveFrank Bin Yang
    • H01L21/8238
    • H01L29/66651H01L21/28123H01L21/28194H01L21/28247H01L29/495H01L29/4966H01L29/517
    • Methods for protecting gate stacks during fabrication of semiconductor devices and semiconductor devices fabricated from such methods are provided. Methods for fabricating a semiconductor device include providing a semiconductor substrate having an active region and a shallow trench isolation (STI) region. Epitaxial layer is formed on the active region to define a lateral overhang portion in a divot at the active region/STI region interface. A gate stack is formed having a first gate stack-forming layer overlying the semiconductor substrate. First gate stack-forming layer includes a non-conformal layer of metal gate-forming material which is directionally deposited to form a thinned break portion just below the lateral overhang portion. After the step of forming the gate stack, a first portion of the non-conformal layer is in the gate stack and a second portion is exposed. The thinned break portion at least partially isolates the first and second portions during subsequent etch chemistries.
    • 提供了在由这些方法制造的半导体器件和半导体器件的制造期间保护栅极堆叠的方法。 制造半导体器件的方法包括提供具有有源区和浅沟槽隔离(STI)区的半导体衬底。 在有源区上形成外延层,以在有源区/ STI区界面上的边界中限定一个横向伸出部分。 形成具有覆盖在半导体衬底上的第一栅叠层形成层的栅叠层。 第一栅极堆叠形成层包括定向沉积以形成刚好在横向突出部分下方的变薄的断裂部分的非保形层的金属栅极形成材料。 在形成栅极堆叠的步骤之后,非共形层的第一部分在栅极堆叠中并且第二部分被暴露。 减薄断裂部分在随后的蚀刻化学过程中至少部分地隔离第一和第二部分。
    • 8. 发明授权
    • Methods for fabricating MOS devices having epitaxially grown stress-inducing source and drain regions
    • 制造具有外延生长的应力诱导源极和漏极区域的MOS器件的方法
    • US07670934B1
    • 2010-03-02
    • US12359764
    • 2009-01-26
    • Rohit PalFrank Bin Yang
    • Rohit PalFrank Bin Yang
    • H01L21/20H01L21/36
    • H01L21/823412H01L21/823418H01L21/823807H01L21/823814H01L21/84
    • Methods of fabricating a semiconductor device on and in a semiconductor substrate having a first region and a second region are provided. In accordance with an exemplary embodiment of the invention, a method comprises forming a first gate stack overlying the first region and a second gate stack overlying the second region, etching into the substrate first recesses and second recesses, the first recesses aligned at least to the first gate stack in the first region, and the second recesses aligned at least to the second gate stack in the second region, epitaxially growing a first stress-inducing monocrystalline material in the first and second recesses, removing the first stress-inducing monocrystalline material from the first recesses, and epitaxially growing a second stress-inducing monocrystalline material in the first recesses, wherein the second stress-inducing monocrystalline material has a composition different from the first stress-inducing monocrystalline material.
    • 提供了在具有第一区域和第二区域的半导体衬底上和半导体衬底中制造半导体器件的方法。 根据本发明的示例性实施例,一种方法包括形成覆盖第一区域的第一栅极堆叠和覆盖第二区域的第二栅极堆叠,蚀刻到衬底中的第一凹陷和第二凹槽,第一凹陷至少对准 第一栅极堆叠在第一区域中,并且第二凹陷至少对准第二区域中的第二栅极堆叠,在第一和第二凹槽中外延生长第一应力诱导单晶材料,从第一和第二凹槽中去除第一应力诱导单晶材料 第一凹陷,并且在第一凹陷中外延生长第二应力诱导单晶材料,其中第二应力诱导单晶材料具有不同于第一应力诱导单晶材料的组成。